]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/mips/mips-boards/generic/init.c
[MIPS] Add CoreFPGA5 support; distinguish between SOCit/ROCit
[net-next-2.6.git] / arch / mips / mips-boards / generic / init.c
CommitLineData
1da177e4 1/*
aa0980b8
MR
2 * Copyright (C) 1999, 2000, 2004, 2005 MIPS Technologies, Inc.
3 * All rights reserved.
4 * Authors: Carsten Langgaard <carstenl@mips.com>
5 * Maciej W. Rozycki <macro@mips.com>
1da177e4
LT
6 *
7 * This program is free software; you can distribute it and/or modify it
8 * under the terms of the GNU General Public License (Version 2) as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
19 *
20 * PROM library initialisation code.
21 */
1da177e4
LT
22#include <linux/init.h>
23#include <linux/string.h>
24#include <linux/kernel.h>
25
1da177e4 26#include <asm/bootinfo.h>
aa0980b8
MR
27#include <asm/gt64120.h>
28#include <asm/io.h>
29#include <asm/system.h>
e01402b1
RB
30#include <asm/cacheflush.h>
31#include <asm/traps.h>
aa0980b8 32
1da177e4
LT
33#include <asm/mips-boards/prom.h>
34#include <asm/mips-boards/generic.h>
1da177e4 35#include <asm/mips-boards/bonito64.h>
aa0980b8
MR
36#include <asm/mips-boards/msc01_pci.h>
37
1da177e4 38#include <asm/mips-boards/malta.h>
1da177e4
LT
39
40#ifdef CONFIG_KGDB
41extern int rs_kgdb_hook(int, int);
42extern int rs_putDebugChar(char);
43extern char rs_getDebugChar(void);
44extern int saa9730_kgdb_hook(int);
45extern int saa9730_putDebugChar(char);
46extern char saa9730_getDebugChar(void);
47#endif
48
49int prom_argc;
50int *_prom_argv, *_prom_envp;
51
52/*
53 * YAMON (32-bit PROM) pass arguments and environment as 32-bit pointer.
54 * This macro take care of sign extension, if running in 64-bit mode.
55 */
56#define prom_envp(index) ((char *)(long)_prom_envp[(index)])
57
58int init_debug = 0;
59
b72c0526
CD
60int mips_revision_corid;
61int mips_revision_sconid;
1da177e4
LT
62
63/* Bonito64 system controller register base. */
64unsigned long _pcictrl_bonito;
65unsigned long _pcictrl_bonito_pcicfg;
66
67/* GT64120 system controller register base */
68unsigned long _pcictrl_gt64120;
69
70/* MIPS System controller register base */
71unsigned long _pcictrl_msc;
72
73char *prom_getenv(char *envname)
74{
75 /*
76 * Return a pointer to the given environment variable.
77 * In 64-bit mode: we're using 64-bit pointers, but all pointers
78 * in the PROM structures are only 32-bit, so we need some
79 * workarounds, if we are running in 64-bit mode.
80 */
81 int i, index=0;
82
83 i = strlen(envname);
84
85 while (prom_envp(index)) {
86 if(strncmp(envname, prom_envp(index), i) == 0) {
87 return(prom_envp(index+1));
88 }
89 index += 2;
90 }
91
92 return NULL;
93}
94
95static inline unsigned char str2hexnum(unsigned char c)
96{
97 if (c >= '0' && c <= '9')
98 return c - '0';
99 if (c >= 'a' && c <= 'f')
100 return c - 'a' + 10;
101 return 0; /* foo */
102}
103
104static inline void str2eaddr(unsigned char *ea, unsigned char *str)
105{
106 int i;
107
108 for (i = 0; i < 6; i++) {
109 unsigned char num;
110
111 if((*str == '.') || (*str == ':'))
112 str++;
113 num = str2hexnum(*str++) << 4;
114 num |= (str2hexnum(*str++));
115 ea[i] = num;
116 }
117}
118
119int get_ethernet_addr(char *ethernet_addr)
120{
121 char *ethaddr_str;
122
123 ethaddr_str = prom_getenv("ethaddr");
124 if (!ethaddr_str) {
125 printk("ethaddr not set in boot prom\n");
126 return -1;
127 }
128 str2eaddr(ethernet_addr, ethaddr_str);
129
130 if (init_debug > 1) {
131 int i;
132 printk("get_ethernet_addr: ");
133 for (i=0; i<5; i++)
134 printk("%02x:", (unsigned char)*(ethernet_addr+i));
135 printk("%02x\n", *(ethernet_addr+i));
136 }
137
138 return 0;
139}
140
141#ifdef CONFIG_SERIAL_8250_CONSOLE
142static void __init console_config(void)
143{
144 char console_string[40];
145 int baud = 0;
146 char parity = '\0', bits = '\0', flow = '\0';
147 char *s;
148
43e3c885 149 if ((strstr(prom_getcmdline(), "console=")) == NULL) {
1da177e4
LT
150 s = prom_getenv("modetty0");
151 if (s) {
152 while (*s >= '0' && *s <= '9')
153 baud = baud*10 + *s++ - '0';
154 if (*s == ',') s++;
155 if (*s) parity = *s++;
156 if (*s == ',') s++;
157 if (*s) bits = *s++;
158 if (*s == ',') s++;
159 if (*s == 'h') flow = 'r';
160 }
161 if (baud == 0)
162 baud = 38400;
163 if (parity != 'n' && parity != 'o' && parity != 'e')
164 parity = 'n';
165 if (bits != '7' && bits != '8')
166 bits = '8';
167 if (flow == '\0')
168 flow = 'r';
49a89efb
RB
169 sprintf(console_string, " console=ttyS0,%d%c%c%c", baud, parity, bits, flow);
170 strcat(prom_getcmdline(), console_string);
36a88530 171 pr_info("Config serial console:%s\n", console_string);
1da177e4
LT
172 }
173}
174#endif
175
176#ifdef CONFIG_KGDB
49a89efb 177void __init kgdb_config(void)
1da177e4
LT
178{
179 extern int (*generic_putDebugChar)(char);
180 extern char (*generic_getDebugChar)(void);
181 char *argptr;
182 int line, speed;
183
184 argptr = prom_getcmdline();
185 if ((argptr = strstr(argptr, "kgdb=ttyS")) != NULL) {
186 argptr += strlen("kgdb=ttyS");
187 if (*argptr != '0' && *argptr != '1')
188 printk("KGDB: Unknown serial line /dev/ttyS%c, "
189 "falling back to /dev/ttyS1\n", *argptr);
190 line = *argptr == '0' ? 0 : 1;
191 printk("KGDB: Using serial line /dev/ttyS%d for session\n", line);
192
193 speed = 0;
194 if (*++argptr == ',')
195 {
196 int c;
197 while ((c = *++argptr) && ('0' <= c && c <= '9'))
198 speed = speed * 10 + c - '0';
199 }
200#ifdef CONFIG_MIPS_ATLAS
201 if (line == 1) {
202 speed = saa9730_kgdb_hook(speed);
203 generic_putDebugChar = saa9730_putDebugChar;
204 generic_getDebugChar = saa9730_getDebugChar;
205 }
42a3b4f2 206 else
1da177e4
LT
207#endif
208 {
209 speed = rs_kgdb_hook(line, speed);
210 generic_putDebugChar = rs_putDebugChar;
211 generic_getDebugChar = rs_getDebugChar;
212 }
213
36a88530
RB
214 pr_info("KGDB: Using serial line /dev/ttyS%d at %d for "
215 "session, please connect your debugger\n",
216 line ? 1 : 0, speed);
1da177e4
LT
217
218 {
219 char *s;
220 for (s = "Please connect GDB to this port\r\n"; *s; )
49a89efb 221 generic_putDebugChar(*s++);
1da177e4
LT
222 }
223
1da177e4
LT
224 /* Breakpoint is invoked after interrupts are initialised */
225 }
226}
227#endif
228
49a89efb 229void __init mips_nmi_setup(void)
e01402b1
RB
230{
231 void *base;
232 extern char except_vec_nmi;
233
234 base = cpu_has_veic ?
235 (void *)(CAC_BASE + 0xa80) :
236 (void *)(CAC_BASE + 0x380);
237 memcpy(base, &except_vec_nmi, 0x80);
238 flush_icache_range((unsigned long)base, (unsigned long)base + 0x80);
239}
240
49a89efb 241void __init mips_ejtag_setup(void)
e01402b1
RB
242{
243 void *base;
244 extern char except_vec_ejtag_debug;
245
246 base = cpu_has_veic ?
247 (void *)(CAC_BASE + 0xa00) :
248 (void *)(CAC_BASE + 0x300);
249 memcpy(base, &except_vec_ejtag_debug, 0x80);
250 flush_icache_range((unsigned long)base, (unsigned long)base + 0x80);
251}
252
87353d8a
RB
253extern struct plat_smp_ops msmtc_smp_ops;
254
1da177e4
LT
255void __init prom_init(void)
256{
257 prom_argc = fw_arg0;
258 _prom_argv = (int *) fw_arg1;
259 _prom_envp = (int *) fw_arg2;
260
261 mips_display_message("LINUX");
262
263#ifdef CONFIG_MIPS_SEAD
264 set_io_port_base(KSEG1);
265#else
266 /*
267 * early setup of _pcictrl_bonito so that we can determine
268 * the system controller on a CORE_EMUL board
269 */
270 _pcictrl_bonito = (unsigned long)ioremap(BONITO_REG_BASE, BONITO_REG_SIZE);
271
272 mips_revision_corid = MIPS_REVISION_CORID;
273
274 if (mips_revision_corid == MIPS_REVISION_CORID_CORE_EMUL) {
42a3b4f2 275 if (BONITO_PCIDID == 0x0001df53 ||
1da177e4
LT
276 BONITO_PCIDID == 0x0003df53)
277 mips_revision_corid = MIPS_REVISION_CORID_CORE_EMUL_BON;
278 else
279 mips_revision_corid = MIPS_REVISION_CORID_CORE_EMUL_MSC;
280 }
b72c0526
CD
281
282 mips_revision_sconid = MIPS_REVISION_SCONID;
283 if (mips_revision_sconid == MIPS_REVISION_SCON_OTHER) {
284 switch (mips_revision_corid) {
285 case MIPS_REVISION_CORID_QED_RM5261:
286 case MIPS_REVISION_CORID_CORE_LV:
287 case MIPS_REVISION_CORID_CORE_FPGA:
288 case MIPS_REVISION_CORID_CORE_FPGAR2:
289 mips_revision_sconid = MIPS_REVISION_SCON_GT64120;
290 break;
291 case MIPS_REVISION_CORID_CORE_EMUL_BON:
292 case MIPS_REVISION_CORID_BONITO64:
293 case MIPS_REVISION_CORID_CORE_20K:
294 mips_revision_sconid = MIPS_REVISION_SCON_BONITO;
295 break;
296 case MIPS_REVISION_CORID_CORE_MSC:
297 case MIPS_REVISION_CORID_CORE_FPGA2:
b72c0526 298 case MIPS_REVISION_CORID_CORE_24K:
30840244
CD
299 /*
300 * SOCit/ROCit support is essentially identical
301 * but make an attempt to distinguish them
302 */
b72c0526
CD
303 mips_revision_sconid = MIPS_REVISION_SCON_SOCIT;
304 break;
30840244
CD
305 case MIPS_REVISION_CORID_CORE_FPGA3:
306 case MIPS_REVISION_CORID_CORE_FPGA4:
307 case MIPS_REVISION_CORID_CORE_FPGA5:
308 case MIPS_REVISION_CORID_CORE_EMUL_MSC:
b72c0526 309 default:
30840244
CD
310 /* See above */
311 mips_revision_sconid = MIPS_REVISION_SCON_ROCIT;
312 break;
b72c0526
CD
313 }
314 }
315
316 switch (mips_revision_sconid) {
f76b7ea4
RB
317 u32 start, map, mask, data;
318
b72c0526 319 case MIPS_REVISION_SCON_GT64120:
1da177e4
LT
320 /*
321 * Setup the North bridge to do Master byte-lane swapping
322 * when running in bigendian.
323 */
324 _pcictrl_gt64120 = (unsigned long)ioremap(MIPS_GT_BASE, 0x2000);
325
326#ifdef CONFIG_CPU_LITTLE_ENDIAN
327 GT_WRITE(GT_PCI0_CMD_OFS, GT_PCI0_CMD_MBYTESWAP_BIT |
328 GT_PCI0_CMD_SBYTESWAP_BIT);
329#else
330 GT_WRITE(GT_PCI0_CMD_OFS, 0);
331#endif
aa0980b8
MR
332 /* Fix up PCI I/O mapping if necessary (for Atlas). */
333 start = GT_READ(GT_PCI0IOLD_OFS);
334 map = GT_READ(GT_PCI0IOREMAP_OFS);
335 if ((start & map) != 0) {
336 map &= ~start;
337 GT_WRITE(GT_PCI0IOREMAP_OFS, map);
338 }
1da177e4 339
1da177e4 340 set_io_port_base(MALTA_GT_PORT_BASE);
1da177e4
LT
341 break;
342
b72c0526 343 case MIPS_REVISION_SCON_BONITO:
1da177e4
LT
344 _pcictrl_bonito_pcicfg = (unsigned long)ioremap(BONITO_PCICFG_BASE, BONITO_PCICFG_SIZE);
345
346 /*
347 * Disable Bonito IOBC.
348 */
349 BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
350 ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
351 BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
352
353 /*
354 * Setup the North bridge to do Master byte-lane swapping
355 * when running in bigendian.
356 */
357#ifdef CONFIG_CPU_LITTLE_ENDIAN
358 BONITO_BONGENCFG = BONITO_BONGENCFG &
359 ~(BONITO_BONGENCFG_MSTRBYTESWAP |
360 BONITO_BONGENCFG_BYTESWAP);
361#else
362 BONITO_BONGENCFG = BONITO_BONGENCFG |
363 BONITO_BONGENCFG_MSTRBYTESWAP |
364 BONITO_BONGENCFG_BYTESWAP;
365#endif
366
1da177e4 367 set_io_port_base(MALTA_BONITO_PORT_BASE);
1da177e4
LT
368 break;
369
b72c0526
CD
370 case MIPS_REVISION_SCON_SOCIT:
371 case MIPS_REVISION_SCON_ROCIT:
42a3b4f2 372 _pcictrl_msc = (unsigned long)ioremap(MIPS_MSC01_PCI_REG_BASE, 0x2000);
b72c0526 373 mips_pci_controller:
aa0980b8
MR
374 mb();
375 MSC_READ(MSC01_PCI_CFG, data);
376 MSC_WRITE(MSC01_PCI_CFG, data & ~MSC01_PCI_CFG_EN_BIT);
377 wmb();
378
379 /* Fix up lane swapping. */
1da177e4
LT
380#ifdef CONFIG_CPU_LITTLE_ENDIAN
381 MSC_WRITE(MSC01_PCI_SWAP, MSC01_PCI_SWAP_NOSWAP);
382#else
383 MSC_WRITE(MSC01_PCI_SWAP,
384 MSC01_PCI_SWAP_BYTESWAP << MSC01_PCI_SWAP_IO_SHF |
385 MSC01_PCI_SWAP_BYTESWAP << MSC01_PCI_SWAP_MEM_SHF |
386 MSC01_PCI_SWAP_BYTESWAP << MSC01_PCI_SWAP_BAR0_SHF);
387#endif
aa0980b8
MR
388 /* Fix up target memory mapping. */
389 MSC_READ(MSC01_PCI_BAR0, mask);
390 MSC_WRITE(MSC01_PCI_P2SCMSKL, mask & MSC01_PCI_BAR0_SIZE_MSK);
391
392 /* Don't handle target retries indefinitely. */
393 if ((data & MSC01_PCI_CFG_MAXRTRY_MSK) ==
394 MSC01_PCI_CFG_MAXRTRY_MSK)
395 data = (data & ~(MSC01_PCI_CFG_MAXRTRY_MSK <<
396 MSC01_PCI_CFG_MAXRTRY_SHF)) |
397 ((MSC01_PCI_CFG_MAXRTRY_MSK - 1) <<
398 MSC01_PCI_CFG_MAXRTRY_SHF);
399
400 wmb();
401 MSC_WRITE(MSC01_PCI_CFG, data);
402 mb();
1da177e4 403
1da177e4 404 set_io_port_base(MALTA_MSC_PORT_BASE);
1da177e4
LT
405 break;
406
b72c0526
CD
407 case MIPS_REVISION_SCON_SOCITSC:
408 case MIPS_REVISION_SCON_SOCITSCP:
409 _pcictrl_msc = (unsigned long)ioremap(MIPS_SOCITSC_PCI_REG_BASE, 0x2000);
410 goto mips_pci_controller;
411
1da177e4 412 default:
b72c0526
CD
413 /* Unknown system controller */
414 mips_display_message("SC Error");
415 while (1); /* We die here... */
1da177e4
LT
416 }
417#endif
e01402b1
RB
418 board_nmi_handler_setup = mips_nmi_setup;
419 board_ejtag_handler_setup = mips_ejtag_setup;
420
36a88530 421 pr_info("\nLINUX started...\n");
1da177e4
LT
422 prom_init_cmdline();
423 prom_meminit();
424#ifdef CONFIG_SERIAL_8250_CONSOLE
425 console_config();
426#endif
87353d8a
RB
427#ifdef CONFIG_MIPS_MT_SMP
428 register_smp_ops(&vsmp_smp_ops);
429#endif
430#ifdef CONFIG_MIPS_MT_SMTC
431 register_smp_ops(&msmtc_smp_ops);
432#endif
1da177e4 433}