]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/mips/kernel/traps.c
[MIPS] time: Delete dead cycles_per_jiffy, mips_timer_ack and null_timer_ack
[net-next-2.6.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
60b0d655 12 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
1da177e4 13 */
8e8a52ed 14#include <linux/bug.h>
60b0d655 15#include <linux/compiler.h>
1da177e4
LT
16#include <linux/init.h>
17#include <linux/mm.h>
18#include <linux/module.h>
19#include <linux/sched.h>
20#include <linux/smp.h>
1da177e4
LT
21#include <linux/spinlock.h>
22#include <linux/kallsyms.h>
e01402b1 23#include <linux/bootmem.h>
d4fd1989 24#include <linux/interrupt.h>
1da177e4
LT
25
26#include <asm/bootinfo.h>
27#include <asm/branch.h>
28#include <asm/break.h>
29#include <asm/cpu.h>
e50c0a8f 30#include <asm/dsp.h>
1da177e4 31#include <asm/fpu.h>
340ee4b9
RB
32#include <asm/mipsregs.h>
33#include <asm/mipsmtregs.h>
1da177e4
LT
34#include <asm/module.h>
35#include <asm/pgtable.h>
36#include <asm/ptrace.h>
37#include <asm/sections.h>
38#include <asm/system.h>
39#include <asm/tlbdebug.h>
40#include <asm/traps.h>
41#include <asm/uaccess.h>
42#include <asm/mmu_context.h>
1da177e4 43#include <asm/types.h>
1df0f0ff 44#include <asm/stacktrace.h>
1da177e4 45
e4ac58af 46extern asmlinkage void handle_int(void);
1da177e4
LT
47extern asmlinkage void handle_tlbm(void);
48extern asmlinkage void handle_tlbl(void);
49extern asmlinkage void handle_tlbs(void);
50extern asmlinkage void handle_adel(void);
51extern asmlinkage void handle_ades(void);
52extern asmlinkage void handle_ibe(void);
53extern asmlinkage void handle_dbe(void);
54extern asmlinkage void handle_sys(void);
55extern asmlinkage void handle_bp(void);
56extern asmlinkage void handle_ri(void);
5b10496b
AN
57extern asmlinkage void handle_ri_rdhwr_vivt(void);
58extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
59extern asmlinkage void handle_cpu(void);
60extern asmlinkage void handle_ov(void);
61extern asmlinkage void handle_tr(void);
62extern asmlinkage void handle_fpe(void);
63extern asmlinkage void handle_mdmx(void);
64extern asmlinkage void handle_watch(void);
340ee4b9 65extern asmlinkage void handle_mt(void);
e50c0a8f 66extern asmlinkage void handle_dsp(void);
1da177e4
LT
67extern asmlinkage void handle_mcheck(void);
68extern asmlinkage void handle_reserved(void);
69
12616ed2 70extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
e04582b7 71 struct mips_fpu_struct *ctx, int has_fpu);
1da177e4 72
9267a30d 73void (*board_watchpoint_handler)(struct pt_regs *regs);
1da177e4
LT
74void (*board_be_init)(void);
75int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
76void (*board_nmi_handler_setup)(void);
77void (*board_ejtag_handler_setup)(void);
78void (*board_bind_eic_interrupt)(int irq, int regset);
1da177e4 79
1da177e4 80
4d157d5e 81static void show_raw_backtrace(unsigned long reg29)
e889d78f 82{
4d157d5e 83 unsigned long *sp = (unsigned long *)reg29;
e889d78f
AN
84 unsigned long addr;
85
86 printk("Call Trace:");
87#ifdef CONFIG_KALLSYMS
88 printk("\n");
89#endif
87151ae3
FBH
90 while (!kstack_end(sp)) {
91 addr = *sp++;
92 if (__kernel_text_address(addr))
93 print_ip_sym(addr);
e889d78f
AN
94 }
95 printk("\n");
96}
97
f66686f7 98#ifdef CONFIG_KALLSYMS
1df0f0ff 99int raw_show_trace;
f66686f7
AN
100static int __init set_raw_show_trace(char *str)
101{
102 raw_show_trace = 1;
103 return 1;
104}
105__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 106#endif
4d157d5e 107
eae23f2c 108static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 109{
4d157d5e
FBH
110 unsigned long sp = regs->regs[29];
111 unsigned long ra = regs->regs[31];
f66686f7 112 unsigned long pc = regs->cp0_epc;
f66686f7
AN
113
114 if (raw_show_trace || !__kernel_text_address(pc)) {
87151ae3 115 show_raw_backtrace(sp);
f66686f7
AN
116 return;
117 }
118 printk("Call Trace:\n");
4d157d5e 119 do {
87151ae3 120 print_ip_sym(pc);
1924600c 121 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 122 } while (pc);
f66686f7
AN
123 printk("\n");
124}
f66686f7 125
1da177e4
LT
126/*
127 * This routine abuses get_user()/put_user() to reference pointers
128 * with at least a bit of error checking ...
129 */
eae23f2c
RB
130static void show_stacktrace(struct task_struct *task,
131 const struct pt_regs *regs)
1da177e4
LT
132{
133 const int field = 2 * sizeof(unsigned long);
134 long stackdata;
135 int i;
5e0373b8 136 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
137
138 printk("Stack :");
139 i = 0;
140 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
141 if (i && ((i % (64 / field)) == 0))
142 printk("\n ");
143 if (i > 39) {
144 printk(" ...");
145 break;
146 }
147
148 if (__get_user(stackdata, sp++)) {
149 printk(" (Bad stack address)");
150 break;
151 }
152
153 printk(" %0*lx", field, stackdata);
154 i++;
155 }
156 printk("\n");
87151ae3 157 show_backtrace(task, regs);
f66686f7
AN
158}
159
f66686f7
AN
160void show_stack(struct task_struct *task, unsigned long *sp)
161{
162 struct pt_regs regs;
163 if (sp) {
164 regs.regs[29] = (unsigned long)sp;
165 regs.regs[31] = 0;
166 regs.cp0_epc = 0;
167 } else {
168 if (task && task != current) {
169 regs.regs[29] = task->thread.reg29;
170 regs.regs[31] = 0;
171 regs.cp0_epc = task->thread.reg31;
172 } else {
173 prepare_frametrace(&regs);
174 }
175 }
176 show_stacktrace(task, &regs);
1da177e4
LT
177}
178
179/*
180 * The architecture-independent dump_stack generator
181 */
182void dump_stack(void)
183{
1666a6fc 184 struct pt_regs regs;
1da177e4 185
1666a6fc
FBH
186 prepare_frametrace(&regs);
187 show_backtrace(current, &regs);
1da177e4
LT
188}
189
190EXPORT_SYMBOL(dump_stack);
191
e1bb8289 192static void show_code(unsigned int __user *pc)
1da177e4
LT
193{
194 long i;
195
196 printk("\nCode:");
197
198 for(i = -3 ; i < 6 ; i++) {
199 unsigned int insn;
200 if (__get_user(insn, pc + i)) {
201 printk(" (Bad address in epc)\n");
202 break;
203 }
204 printk("%c%08x%c", (i?' ':'<'), insn, (i?' ':'>'));
205 }
206}
207
eae23f2c 208static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
209{
210 const int field = 2 * sizeof(unsigned long);
211 unsigned int cause = regs->cp0_cause;
212 int i;
213
214 printk("Cpu %d\n", smp_processor_id());
215
216 /*
217 * Saved main processor registers
218 */
219 for (i = 0; i < 32; ) {
220 if ((i % 4) == 0)
221 printk("$%2d :", i);
222 if (i == 0)
223 printk(" %0*lx", field, 0UL);
224 else if (i == 26 || i == 27)
225 printk(" %*s", field, "");
226 else
227 printk(" %0*lx", field, regs->regs[i]);
228
229 i++;
230 if ((i % 4) == 0)
231 printk("\n");
232 }
233
9693a853
FBH
234#ifdef CONFIG_CPU_HAS_SMARTMIPS
235 printk("Acx : %0*lx\n", field, regs->acx);
236#endif
1da177e4
LT
237 printk("Hi : %0*lx\n", field, regs->hi);
238 printk("Lo : %0*lx\n", field, regs->lo);
239
240 /*
241 * Saved cp0 registers
242 */
243 printk("epc : %0*lx ", field, regs->cp0_epc);
244 print_symbol("%s ", regs->cp0_epc);
245 printk(" %s\n", print_tainted());
246 printk("ra : %0*lx ", field, regs->regs[31]);
247 print_symbol("%s\n", regs->regs[31]);
248
249 printk("Status: %08x ", (uint32_t) regs->cp0_status);
250
3b2396d9
MR
251 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
252 if (regs->cp0_status & ST0_KUO)
253 printk("KUo ");
254 if (regs->cp0_status & ST0_IEO)
255 printk("IEo ");
256 if (regs->cp0_status & ST0_KUP)
257 printk("KUp ");
258 if (regs->cp0_status & ST0_IEP)
259 printk("IEp ");
260 if (regs->cp0_status & ST0_KUC)
261 printk("KUc ");
262 if (regs->cp0_status & ST0_IEC)
263 printk("IEc ");
264 } else {
265 if (regs->cp0_status & ST0_KX)
266 printk("KX ");
267 if (regs->cp0_status & ST0_SX)
268 printk("SX ");
269 if (regs->cp0_status & ST0_UX)
270 printk("UX ");
271 switch (regs->cp0_status & ST0_KSU) {
272 case KSU_USER:
273 printk("USER ");
274 break;
275 case KSU_SUPERVISOR:
276 printk("SUPERVISOR ");
277 break;
278 case KSU_KERNEL:
279 printk("KERNEL ");
280 break;
281 default:
282 printk("BAD_MODE ");
283 break;
284 }
285 if (regs->cp0_status & ST0_ERL)
286 printk("ERL ");
287 if (regs->cp0_status & ST0_EXL)
288 printk("EXL ");
289 if (regs->cp0_status & ST0_IE)
290 printk("IE ");
1da177e4 291 }
1da177e4
LT
292 printk("\n");
293
294 printk("Cause : %08x\n", cause);
295
296 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
297 if (1 <= cause && cause <= 5)
298 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
299
9966db25
RB
300 printk("PrId : %08x (%s)\n", read_c0_prid(),
301 cpu_name_string());
1da177e4
LT
302}
303
eae23f2c
RB
304/*
305 * FIXME: really the generic show_regs should take a const pointer argument.
306 */
307void show_regs(struct pt_regs *regs)
308{
309 __show_regs((struct pt_regs *)regs);
310}
311
312void show_registers(const struct pt_regs *regs)
1da177e4 313{
eae23f2c 314 __show_regs(regs);
1da177e4
LT
315 print_modules();
316 printk("Process %s (pid: %d, threadinfo=%p, task=%p)\n",
317 current->comm, current->pid, current_thread_info(), current);
f66686f7 318 show_stacktrace(current, regs);
e1bb8289 319 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4
LT
320 printk("\n");
321}
322
323static DEFINE_SPINLOCK(die_lock);
324
eae23f2c 325void __noreturn die(const char * str, const struct pt_regs * regs)
1da177e4
LT
326{
327 static int die_counter;
41c594ab
RB
328#ifdef CONFIG_MIPS_MT_SMTC
329 unsigned long dvpret = dvpe();
330#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
331
332 console_verbose();
333 spin_lock_irq(&die_lock);
41c594ab
RB
334 bust_spinlocks(1);
335#ifdef CONFIG_MIPS_MT_SMTC
336 mips_mt_regdump(dvpret);
337#endif /* CONFIG_MIPS_MT_SMTC */
178086c8 338 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 339 show_registers(regs);
bcdcd8e7 340 add_taint(TAINT_DIE);
1da177e4 341 spin_unlock_irq(&die_lock);
d4fd1989
MB
342
343 if (in_interrupt())
344 panic("Fatal exception in interrupt");
345
346 if (panic_on_oops) {
347 printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
348 ssleep(5);
349 panic("Fatal exception");
350 }
351
1da177e4
LT
352 do_exit(SIGSEGV);
353}
354
1da177e4
LT
355extern const struct exception_table_entry __start___dbe_table[];
356extern const struct exception_table_entry __stop___dbe_table[];
357
b6dcec9b
RB
358__asm__(
359" .section __dbe_table, \"a\"\n"
360" .previous \n");
1da177e4
LT
361
362/* Given an address, look for it in the exception tables. */
363static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
364{
365 const struct exception_table_entry *e;
366
367 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
368 if (!e)
369 e = search_module_dbetables(addr);
370 return e;
371}
372
373asmlinkage void do_be(struct pt_regs *regs)
374{
375 const int field = 2 * sizeof(unsigned long);
376 const struct exception_table_entry *fixup = NULL;
377 int data = regs->cp0_cause & 4;
378 int action = MIPS_BE_FATAL;
379
380 /* XXX For now. Fixme, this searches the wrong table ... */
381 if (data && !user_mode(regs))
382 fixup = search_dbe_tables(exception_epc(regs));
383
384 if (fixup)
385 action = MIPS_BE_FIXUP;
386
387 if (board_be_handler)
28fc582c 388 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
389
390 switch (action) {
391 case MIPS_BE_DISCARD:
392 return;
393 case MIPS_BE_FIXUP:
394 if (fixup) {
395 regs->cp0_epc = fixup->nextinsn;
396 return;
397 }
398 break;
399 default:
400 break;
401 }
402
403 /*
404 * Assume it would be too dangerous to continue ...
405 */
406 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
407 data ? "Data" : "Instruction",
408 field, regs->cp0_epc, field, regs->regs[31]);
409 die_if_kernel("Oops", regs);
410 force_sig(SIGBUS, current);
411}
412
1da177e4 413/*
60b0d655 414 * ll/sc, rdhwr, sync emulation
1da177e4
LT
415 */
416
417#define OPCODE 0xfc000000
418#define BASE 0x03e00000
419#define RT 0x001f0000
420#define OFFSET 0x0000ffff
421#define LL 0xc0000000
422#define SC 0xe0000000
60b0d655 423#define SPEC0 0x00000000
3c37026d
RB
424#define SPEC3 0x7c000000
425#define RD 0x0000f800
426#define FUNC 0x0000003f
60b0d655 427#define SYNC 0x0000000f
3c37026d 428#define RDHWR 0x0000003b
1da177e4
LT
429
430/*
431 * The ll_bit is cleared by r*_switch.S
432 */
433
434unsigned long ll_bit;
435
436static struct task_struct *ll_task = NULL;
437
60b0d655 438static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 439{
fe00f943 440 unsigned long value, __user *vaddr;
1da177e4 441 long offset;
1da177e4
LT
442
443 /*
444 * analyse the ll instruction that just caused a ri exception
445 * and put the referenced address to addr.
446 */
447
448 /* sign extend offset */
449 offset = opcode & OFFSET;
450 offset <<= 16;
451 offset >>= 16;
452
fe00f943
RB
453 vaddr = (unsigned long __user *)
454 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 455
60b0d655
MR
456 if ((unsigned long)vaddr & 3)
457 return SIGBUS;
458 if (get_user(value, vaddr))
459 return SIGSEGV;
1da177e4
LT
460
461 preempt_disable();
462
463 if (ll_task == NULL || ll_task == current) {
464 ll_bit = 1;
465 } else {
466 ll_bit = 0;
467 }
468 ll_task = current;
469
470 preempt_enable();
471
472 regs->regs[(opcode & RT) >> 16] = value;
473
60b0d655 474 return 0;
1da177e4
LT
475}
476
60b0d655 477static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 478{
fe00f943
RB
479 unsigned long __user *vaddr;
480 unsigned long reg;
1da177e4 481 long offset;
1da177e4
LT
482
483 /*
484 * analyse the sc instruction that just caused a ri exception
485 * and put the referenced address to addr.
486 */
487
488 /* sign extend offset */
489 offset = opcode & OFFSET;
490 offset <<= 16;
491 offset >>= 16;
492
fe00f943
RB
493 vaddr = (unsigned long __user *)
494 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
495 reg = (opcode & RT) >> 16;
496
60b0d655
MR
497 if ((unsigned long)vaddr & 3)
498 return SIGBUS;
1da177e4
LT
499
500 preempt_disable();
501
502 if (ll_bit == 0 || ll_task != current) {
503 regs->regs[reg] = 0;
504 preempt_enable();
60b0d655 505 return 0;
1da177e4
LT
506 }
507
508 preempt_enable();
509
60b0d655
MR
510 if (put_user(regs->regs[reg], vaddr))
511 return SIGSEGV;
1da177e4
LT
512
513 regs->regs[reg] = 1;
514
60b0d655 515 return 0;
1da177e4
LT
516}
517
518/*
519 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
520 * opcodes are supposed to result in coprocessor unusable exceptions if
521 * executed on ll/sc-less processors. That's the theory. In practice a
522 * few processors such as NEC's VR4100 throw reserved instruction exceptions
523 * instead, so we're doing the emulation thing in both exception handlers.
524 */
60b0d655 525static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 526{
60b0d655
MR
527 if ((opcode & OPCODE) == LL)
528 return simulate_ll(regs, opcode);
529 if ((opcode & OPCODE) == SC)
530 return simulate_sc(regs, opcode);
1da177e4 531
60b0d655 532 return -1; /* Must be something else ... */
1da177e4
LT
533}
534
3c37026d
RB
535/*
536 * Simulate trapping 'rdhwr' instructions to provide user accessible
537 * registers not implemented in hardware. The only current use of this
538 * is the thread area pointer.
539 */
60b0d655 540static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
3c37026d 541{
dc8f6029 542 struct thread_info *ti = task_thread_info(current);
3c37026d
RB
543
544 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
545 int rd = (opcode & RD) >> 11;
546 int rt = (opcode & RT) >> 16;
547 switch (rd) {
548 case 29:
549 regs->regs[rt] = ti->tp_value;
56ebd51b 550 return 0;
3c37026d 551 default:
60b0d655 552 return -1;
3c37026d
RB
553 }
554 }
555
56ebd51b 556 /* Not ours. */
60b0d655
MR
557 return -1;
558}
e5679882 559
60b0d655
MR
560static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
561{
562 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC)
563 return 0;
564
565 return -1; /* Must be something else ... */
3c37026d
RB
566}
567
1da177e4
LT
568asmlinkage void do_ov(struct pt_regs *regs)
569{
570 siginfo_t info;
571
36ccf1c0
RB
572 die_if_kernel("Integer overflow", regs);
573
1da177e4
LT
574 info.si_code = FPE_INTOVF;
575 info.si_signo = SIGFPE;
576 info.si_errno = 0;
fe00f943 577 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
578 force_sig_info(SIGFPE, &info, current);
579}
580
581/*
582 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
583 */
584asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
585{
948a34cf
TS
586 siginfo_t info;
587
57725f9e
CD
588 die_if_kernel("FP exception in kernel code", regs);
589
1da177e4
LT
590 if (fcr31 & FPU_CSR_UNI_X) {
591 int sig;
592
1da177e4 593 /*
a3dddd56 594 * Unimplemented operation exception. If we've got the full
1da177e4
LT
595 * software emulator on-board, let's use it...
596 *
597 * Force FPU to dump state into task/thread context. We're
598 * moving a lot of data here for what is probably a single
599 * instruction, but the alternative is to pre-decode the FP
600 * register operands before invoking the emulator, which seems
601 * a bit extreme for what should be an infrequent event.
602 */
cd21dfcf 603 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 604 lose_fpu(1);
1da177e4
LT
605
606 /* Run the emulator */
49a89efb 607 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
1da177e4
LT
608
609 /*
610 * We can't allow the emulated instruction to leave any of
611 * the cause bit set in $fcr31.
612 */
eae89076 613 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1da177e4
LT
614
615 /* Restore the hardware register state */
53dc8028 616 own_fpu(1); /* Using the FPU again. */
1da177e4
LT
617
618 /* If something went wrong, signal */
619 if (sig)
620 force_sig(sig, current);
621
622 return;
948a34cf
TS
623 } else if (fcr31 & FPU_CSR_INV_X)
624 info.si_code = FPE_FLTINV;
625 else if (fcr31 & FPU_CSR_DIV_X)
626 info.si_code = FPE_FLTDIV;
627 else if (fcr31 & FPU_CSR_OVF_X)
628 info.si_code = FPE_FLTOVF;
629 else if (fcr31 & FPU_CSR_UDF_X)
630 info.si_code = FPE_FLTUND;
631 else if (fcr31 & FPU_CSR_INE_X)
632 info.si_code = FPE_FLTRES;
633 else
634 info.si_code = __SI_FAULT;
635 info.si_signo = SIGFPE;
636 info.si_errno = 0;
637 info.si_addr = (void __user *) regs->cp0_epc;
638 force_sig_info(SIGFPE, &info, current);
1da177e4
LT
639}
640
641asmlinkage void do_bp(struct pt_regs *regs)
642{
643 unsigned int opcode, bcode;
644 siginfo_t info;
645
ba755f8e 646 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
e5679882 647 goto out_sigsegv;
1da177e4
LT
648
649 /*
650 * There is the ancient bug in the MIPS assemblers that the break
651 * code starts left to bit 16 instead to bit 6 in the opcode.
652 * Gas is bug-compatible, but not always, grrr...
653 * We handle both cases with a simple heuristics. --macro
654 */
655 bcode = ((opcode >> 6) & ((1 << 20) - 1));
656 if (bcode < (1 << 10))
657 bcode <<= 10;
658
659 /*
660 * (A short test says that IRIX 5.3 sends SIGTRAP for all break
661 * insns, even for break codes that indicate arithmetic failures.
662 * Weird ...)
663 * But should we continue the brokenness??? --macro
664 */
665 switch (bcode) {
666 case BRK_OVERFLOW << 10:
667 case BRK_DIVZERO << 10:
63dc68a8 668 die_if_kernel("Break instruction in kernel code", regs);
1da177e4
LT
669 if (bcode == (BRK_DIVZERO << 10))
670 info.si_code = FPE_INTDIV;
671 else
672 info.si_code = FPE_INTOVF;
673 info.si_signo = SIGFPE;
674 info.si_errno = 0;
fe00f943 675 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
676 force_sig_info(SIGFPE, &info, current);
677 break;
63dc68a8
RB
678 case BRK_BUG:
679 die("Kernel bug detected", regs);
680 break;
1da177e4 681 default:
63dc68a8 682 die_if_kernel("Break instruction in kernel code", regs);
1da177e4
LT
683 force_sig(SIGTRAP, current);
684 }
90fccb13 685 return;
e5679882
RB
686
687out_sigsegv:
688 force_sig(SIGSEGV, current);
1da177e4
LT
689}
690
691asmlinkage void do_tr(struct pt_regs *regs)
692{
693 unsigned int opcode, tcode = 0;
694 siginfo_t info;
695
ba755f8e 696 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
e5679882 697 goto out_sigsegv;
1da177e4
LT
698
699 /* Immediate versions don't provide a code. */
700 if (!(opcode & OPCODE))
701 tcode = ((opcode >> 6) & ((1 << 10) - 1));
702
703 /*
704 * (A short test says that IRIX 5.3 sends SIGTRAP for all trap
705 * insns, even for trap codes that indicate arithmetic failures.
706 * Weird ...)
707 * But should we continue the brokenness??? --macro
708 */
709 switch (tcode) {
710 case BRK_OVERFLOW:
711 case BRK_DIVZERO:
63dc68a8 712 die_if_kernel("Trap instruction in kernel code", regs);
1da177e4
LT
713 if (tcode == BRK_DIVZERO)
714 info.si_code = FPE_INTDIV;
715 else
716 info.si_code = FPE_INTOVF;
717 info.si_signo = SIGFPE;
718 info.si_errno = 0;
fe00f943 719 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
720 force_sig_info(SIGFPE, &info, current);
721 break;
63dc68a8
RB
722 case BRK_BUG:
723 die("Kernel bug detected", regs);
724 break;
1da177e4 725 default:
63dc68a8 726 die_if_kernel("Trap instruction in kernel code", regs);
1da177e4
LT
727 force_sig(SIGTRAP, current);
728 }
90fccb13 729 return;
e5679882
RB
730
731out_sigsegv:
732 force_sig(SIGSEGV, current);
1da177e4
LT
733}
734
735asmlinkage void do_ri(struct pt_regs *regs)
736{
60b0d655
MR
737 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
738 unsigned long old_epc = regs->cp0_epc;
739 unsigned int opcode = 0;
740 int status = -1;
1da177e4 741
60b0d655 742 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 743
60b0d655 744 if (unlikely(compute_return_epc(regs) < 0))
3c37026d
RB
745 return;
746
60b0d655
MR
747 if (unlikely(get_user(opcode, epc) < 0))
748 status = SIGSEGV;
749
750 if (!cpu_has_llsc && status < 0)
751 status = simulate_llsc(regs, opcode);
752
753 if (status < 0)
754 status = simulate_rdhwr(regs, opcode);
755
756 if (status < 0)
757 status = simulate_sync(regs, opcode);
758
759 if (status < 0)
760 status = SIGILL;
761
762 if (unlikely(status > 0)) {
763 regs->cp0_epc = old_epc; /* Undo skip-over. */
764 force_sig(status, current);
765 }
1da177e4
LT
766}
767
d223a861
RB
768/*
769 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
770 * emulated more than some threshold number of instructions, force migration to
771 * a "CPU" that has FP support.
772 */
773static void mt_ase_fp_affinity(void)
774{
775#ifdef CONFIG_MIPS_MT_FPAFF
776 if (mt_fpemul_threshold > 0 &&
777 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
778 /*
779 * If there's no FPU present, or if the application has already
780 * restricted the allowed set to exclude any CPUs with FPUs,
781 * we'll skip the procedure.
782 */
783 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
784 cpumask_t tmask;
785
786 cpus_and(tmask, current->thread.user_cpus_allowed,
787 mt_fpu_cpumask);
788 set_cpus_allowed(current, tmask);
293c5bd1 789 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
790 }
791 }
792#endif /* CONFIG_MIPS_MT_FPAFF */
793}
794
1da177e4
LT
795asmlinkage void do_cpu(struct pt_regs *regs)
796{
60b0d655
MR
797 unsigned int __user *epc;
798 unsigned long old_epc;
799 unsigned int opcode;
1da177e4 800 unsigned int cpid;
60b0d655 801 int status;
1da177e4 802
5323180d
AN
803 die_if_kernel("do_cpu invoked from kernel context!", regs);
804
1da177e4
LT
805 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
806
807 switch (cpid) {
808 case 0:
60b0d655
MR
809 epc = (unsigned int __user *)exception_epc(regs);
810 old_epc = regs->cp0_epc;
811 opcode = 0;
812 status = -1;
1da177e4 813
60b0d655 814 if (unlikely(compute_return_epc(regs) < 0))
1da177e4 815 return;
3c37026d 816
60b0d655
MR
817 if (unlikely(get_user(opcode, epc) < 0))
818 status = SIGSEGV;
819
820 if (!cpu_has_llsc && status < 0)
821 status = simulate_llsc(regs, opcode);
822
823 if (status < 0)
824 status = simulate_rdhwr(regs, opcode);
825
826 if (status < 0)
827 status = SIGILL;
828
829 if (unlikely(status > 0)) {
830 regs->cp0_epc = old_epc; /* Undo skip-over. */
831 force_sig(status, current);
832 }
833
834 return;
1da177e4
LT
835
836 case 1:
53dc8028
AN
837 if (used_math()) /* Using the FPU again. */
838 own_fpu(1);
839 else { /* First time FPU user. */
1da177e4
LT
840 init_fpu();
841 set_used_math();
842 }
843
5323180d 844 if (!raw_cpu_has_fpu) {
e04582b7 845 int sig;
e04582b7
AN
846 sig = fpu_emulator_cop1Handler(regs,
847 &current->thread.fpu, 0);
1da177e4
LT
848 if (sig)
849 force_sig(sig, current);
d223a861
RB
850 else
851 mt_ase_fp_affinity();
1da177e4
LT
852 }
853
1da177e4
LT
854 return;
855
856 case 2:
857 case 3:
858 break;
859 }
860
861 force_sig(SIGILL, current);
862}
863
864asmlinkage void do_mdmx(struct pt_regs *regs)
865{
866 force_sig(SIGILL, current);
867}
868
869asmlinkage void do_watch(struct pt_regs *regs)
870{
9267a30d
MSJ
871 if (board_watchpoint_handler) {
872 (*board_watchpoint_handler)(regs);
873 return;
874 }
875
1da177e4
LT
876 /*
877 * We use the watch exception where available to detect stack
878 * overflows.
879 */
880 dump_tlb_all();
881 show_regs(regs);
882 panic("Caught WATCH exception - probably caused by stack overflow.");
883}
884
885asmlinkage void do_mcheck(struct pt_regs *regs)
886{
cac4bcbc
RB
887 const int field = 2 * sizeof(unsigned long);
888 int multi_match = regs->cp0_status & ST0_TS;
889
1da177e4 890 show_regs(regs);
cac4bcbc
RB
891
892 if (multi_match) {
893 printk("Index : %0x\n", read_c0_index());
894 printk("Pagemask: %0x\n", read_c0_pagemask());
895 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
896 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
897 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
898 printk("\n");
899 dump_tlb_all();
900 }
901
e1bb8289 902 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 903
1da177e4
LT
904 /*
905 * Some chips may have other causes of machine check (e.g. SB1
906 * graduation timer)
907 */
908 panic("Caught Machine Check exception - %scaused by multiple "
909 "matching entries in the TLB.",
cac4bcbc 910 (multi_match) ? "" : "not ");
1da177e4
LT
911}
912
340ee4b9
RB
913asmlinkage void do_mt(struct pt_regs *regs)
914{
41c594ab
RB
915 int subcode;
916
41c594ab
RB
917 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
918 >> VPECONTROL_EXCPT_SHIFT;
919 switch (subcode) {
920 case 0:
e35a5e35 921 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
922 break;
923 case 1:
e35a5e35 924 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
925 break;
926 case 2:
e35a5e35 927 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
928 break;
929 case 3:
e35a5e35 930 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
931 break;
932 case 4:
e35a5e35 933 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
934 break;
935 case 5:
e35a5e35 936 printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
41c594ab
RB
937 break;
938 default:
e35a5e35 939 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
940 subcode);
941 break;
942 }
340ee4b9
RB
943 die_if_kernel("MIPS MT Thread exception in kernel", regs);
944
945 force_sig(SIGILL, current);
946}
947
948
e50c0a8f
RB
949asmlinkage void do_dsp(struct pt_regs *regs)
950{
951 if (cpu_has_dsp)
952 panic("Unexpected DSP exception\n");
953
954 force_sig(SIGILL, current);
955}
956
1da177e4
LT
957asmlinkage void do_reserved(struct pt_regs *regs)
958{
959 /*
960 * Game over - no way to handle this if it ever occurs. Most probably
961 * caused by a new unknown cpu type or after another deadly
962 * hard/software error.
963 */
964 show_regs(regs);
965 panic("Caught reserved exception %ld - should not happen.",
966 (regs->cp0_cause & 0x7f) >> 2);
967}
968
969/*
970 * Some MIPS CPUs can enable/disable for cache parity detection, but do
971 * it different ways.
972 */
973static inline void parity_protection_init(void)
974{
10cc3529 975 switch (current_cpu_type()) {
1da177e4 976 case CPU_24K:
98a41de9 977 case CPU_34K:
1da177e4 978 case CPU_5KC:
14f18b7f
RB
979 write_c0_ecc(0x80000000);
980 back_to_back_c0_hazard();
981 /* Set the PE bit (bit 31) in the c0_errctl register. */
982 printk(KERN_INFO "Cache parity protection %sabled\n",
983 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
984 break;
985 case CPU_20KC:
986 case CPU_25KF:
987 /* Clear the DE bit (bit 16) in the c0_status register. */
988 printk(KERN_INFO "Enable cache parity protection for "
989 "MIPS 20KC/25KF CPUs.\n");
990 clear_c0_status(ST0_DE);
991 break;
992 default:
993 break;
994 }
995}
996
997asmlinkage void cache_parity_error(void)
998{
999 const int field = 2 * sizeof(unsigned long);
1000 unsigned int reg_val;
1001
1002 /* For the moment, report the problem and hang. */
1003 printk("Cache error exception:\n");
1004 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1005 reg_val = read_c0_cacheerr();
1006 printk("c0_cacheerr == %08x\n", reg_val);
1007
1008 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1009 reg_val & (1<<30) ? "secondary" : "primary",
1010 reg_val & (1<<31) ? "data" : "insn");
1011 printk("Error bits: %s%s%s%s%s%s%s\n",
1012 reg_val & (1<<29) ? "ED " : "",
1013 reg_val & (1<<28) ? "ET " : "",
1014 reg_val & (1<<26) ? "EE " : "",
1015 reg_val & (1<<25) ? "EB " : "",
1016 reg_val & (1<<24) ? "EI " : "",
1017 reg_val & (1<<23) ? "E1 " : "",
1018 reg_val & (1<<22) ? "E0 " : "");
1019 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1020
ec917c2c 1021#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1022 if (reg_val & (1<<22))
1023 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1024
1025 if (reg_val & (1<<23))
1026 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1027#endif
1028
1029 panic("Can't handle the cache error!");
1030}
1031
1032/*
1033 * SDBBP EJTAG debug exception handler.
1034 * We skip the instruction and return to the next instruction.
1035 */
1036void ejtag_exception_handler(struct pt_regs *regs)
1037{
1038 const int field = 2 * sizeof(unsigned long);
1039 unsigned long depc, old_epc;
1040 unsigned int debug;
1041
70ae6126 1042 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1043 depc = read_c0_depc();
1044 debug = read_c0_debug();
70ae6126 1045 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1046 if (debug & 0x80000000) {
1047 /*
1048 * In branch delay slot.
1049 * We cheat a little bit here and use EPC to calculate the
1050 * debug return address (DEPC). EPC is restored after the
1051 * calculation.
1052 */
1053 old_epc = regs->cp0_epc;
1054 regs->cp0_epc = depc;
1055 __compute_return_epc(regs);
1056 depc = regs->cp0_epc;
1057 regs->cp0_epc = old_epc;
1058 } else
1059 depc += 4;
1060 write_c0_depc(depc);
1061
1062#if 0
70ae6126 1063 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1064 write_c0_debug(debug | 0x100);
1065#endif
1066}
1067
1068/*
1069 * NMI exception handler.
1070 */
34412c72 1071NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
1da177e4 1072{
41c594ab 1073 bust_spinlocks(1);
1da177e4
LT
1074 printk("NMI taken!!!!\n");
1075 die("NMI", regs);
1da177e4
LT
1076}
1077
e01402b1
RB
1078#define VECTORSPACING 0x100 /* for EI/VI mode */
1079
1080unsigned long ebase;
1da177e4 1081unsigned long exception_handlers[32];
e01402b1 1082unsigned long vi_handlers[64];
1da177e4
LT
1083
1084/*
1085 * As a side effect of the way this is implemented we're limited
1086 * to interrupt handlers in the address range from
1087 * KSEG0 <= x < KSEG0 + 256mb on the Nevada. Oh well ...
1088 */
1089void *set_except_vector(int n, void *addr)
1090{
1091 unsigned long handler = (unsigned long) addr;
1092 unsigned long old_handler = exception_handlers[n];
1093
1094 exception_handlers[n] = handler;
1095 if (n == 0 && cpu_has_divec) {
ec70f65e
RB
1096 *(u32 *)(ebase + 0x200) = 0x08000000 |
1097 (0x03ffffff & (handler >> 2));
e01402b1
RB
1098 flush_icache_range(ebase + 0x200, ebase + 0x204);
1099 }
1100 return (void *)old_handler;
1101}
1102
f41ae0b2 1103#ifdef CONFIG_CPU_MIPSR2_SRS
e01402b1 1104/*
193dd2ce 1105 * MIPSR2 shadow register set allocation
e01402b1
RB
1106 * FIXME: SMP...
1107 */
1108
193dd2ce
RB
1109static struct shadow_registers {
1110 /*
1111 * Number of shadow register sets supported
1112 */
1113 unsigned long sr_supported;
1114 /*
1115 * Bitmap of allocated shadow registers
1116 */
1117 unsigned long sr_allocated;
e01402b1
RB
1118} shadow_registers;
1119
bb12d612 1120static void mips_srs_init(void)
e01402b1 1121{
e01402b1 1122 shadow_registers.sr_supported = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
3ab0f40f 1123 printk(KERN_INFO "%ld MIPSR2 register sets available\n",
7acb783e 1124 shadow_registers.sr_supported);
e01402b1 1125 shadow_registers.sr_allocated = 1; /* Set 0 used by kernel */
e01402b1
RB
1126}
1127
1128int mips_srs_max(void)
1129{
1130 return shadow_registers.sr_supported;
1131}
1132
ff3eab2a 1133int mips_srs_alloc(void)
e01402b1
RB
1134{
1135 struct shadow_registers *sr = &shadow_registers;
e01402b1
RB
1136 int set;
1137
193dd2ce
RB
1138again:
1139 set = find_first_zero_bit(&sr->sr_allocated, sr->sr_supported);
1140 if (set >= sr->sr_supported)
1141 return -1;
e01402b1 1142
193dd2ce
RB
1143 if (test_and_set_bit(set, &sr->sr_allocated))
1144 goto again;
e01402b1 1145
193dd2ce 1146 return set;
e01402b1
RB
1147}
1148
41c594ab 1149void mips_srs_free(int set)
e01402b1
RB
1150{
1151 struct shadow_registers *sr = &shadow_registers;
e01402b1 1152
193dd2ce 1153 clear_bit(set, &sr->sr_allocated);
e01402b1
RB
1154}
1155
6ba07e59
AN
1156static asmlinkage void do_default_vi(void)
1157{
1158 show_regs(get_irq_regs());
1159 panic("Caught unexpected vectored interrupt.");
1160}
1161
ef300e42 1162static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1163{
1164 unsigned long handler;
1165 unsigned long old_handler = vi_handlers[n];
1166 u32 *w;
1167 unsigned char *b;
1168
1169 if (!cpu_has_veic && !cpu_has_vint)
1170 BUG();
1171
1172 if (addr == NULL) {
1173 handler = (unsigned long) do_default_vi;
1174 srs = 0;
41c594ab 1175 } else
e01402b1
RB
1176 handler = (unsigned long) addr;
1177 vi_handlers[n] = (unsigned long) addr;
1178
1179 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1180
1181 if (srs >= mips_srs_max())
1182 panic("Shadow register set %d not supported", srs);
1183
1184 if (cpu_has_veic) {
1185 if (board_bind_eic_interrupt)
49a89efb 1186 board_bind_eic_interrupt(n, srs);
41c594ab 1187 } else if (cpu_has_vint) {
e01402b1
RB
1188 /* SRSMap is only defined if shadow sets are implemented */
1189 if (mips_srs_max() > 1)
49a89efb 1190 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1191 }
1192
1193 if (srs == 0) {
1194 /*
1195 * If no shadow set is selected then use the default handler
1196 * that does normal register saving and a standard interrupt exit
1197 */
1198
1199 extern char except_vec_vi, except_vec_vi_lui;
1200 extern char except_vec_vi_ori, except_vec_vi_end;
41c594ab
RB
1201#ifdef CONFIG_MIPS_MT_SMTC
1202 /*
1203 * We need to provide the SMTC vectored interrupt handler
1204 * not only with the address of the handler, but with the
1205 * Status.IM bit to be masked before going there.
1206 */
1207 extern char except_vec_vi_mori;
1208 const int mori_offset = &except_vec_vi_mori - &except_vec_vi;
1209#endif /* CONFIG_MIPS_MT_SMTC */
e01402b1
RB
1210 const int handler_len = &except_vec_vi_end - &except_vec_vi;
1211 const int lui_offset = &except_vec_vi_lui - &except_vec_vi;
1212 const int ori_offset = &except_vec_vi_ori - &except_vec_vi;
1213
1214 if (handler_len > VECTORSPACING) {
1215 /*
1216 * Sigh... panicing won't help as the console
1217 * is probably not configured :(
1218 */
49a89efb 1219 panic("VECTORSPACING too small");
e01402b1
RB
1220 }
1221
49a89efb 1222 memcpy(b, &except_vec_vi, handler_len);
41c594ab 1223#ifdef CONFIG_MIPS_MT_SMTC
8e8a52ed
RB
1224 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1225
41c594ab
RB
1226 w = (u32 *)(b + mori_offset);
1227 *w = (*w & 0xffff0000) | (0x100 << n);
1228#endif /* CONFIG_MIPS_MT_SMTC */
e01402b1
RB
1229 w = (u32 *)(b + lui_offset);
1230 *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
1231 w = (u32 *)(b + ori_offset);
1232 *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
1233 flush_icache_range((unsigned long)b, (unsigned long)(b+handler_len));
1234 }
1235 else {
1236 /*
1237 * In other cases jump directly to the interrupt handler
1238 *
1239 * It is the handlers responsibility to save registers if required
1240 * (eg hi/lo) and return from the exception using "eret"
1241 */
1242 w = (u32 *)b;
1243 *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
1244 *w = 0;
1245 flush_icache_range((unsigned long)b, (unsigned long)(b+8));
1da177e4 1246 }
e01402b1 1247
1da177e4
LT
1248 return (void *)old_handler;
1249}
1250
ef300e42 1251void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 1252{
ff3eab2a 1253 return set_vi_srs_handler(n, addr, 0);
e01402b1 1254}
f41ae0b2
RB
1255
1256#else
1257
1258static inline void mips_srs_init(void)
1259{
1260}
1261
1262#endif /* CONFIG_CPU_MIPSR2_SRS */
e01402b1 1263
1da177e4
LT
1264/*
1265 * This is used by native signal handling
1266 */
53dc8028
AN
1267asmlinkage int (*save_fp_context)(struct sigcontext __user *sc);
1268asmlinkage int (*restore_fp_context)(struct sigcontext __user *sc);
1da177e4 1269
53dc8028
AN
1270extern asmlinkage int _save_fp_context(struct sigcontext __user *sc);
1271extern asmlinkage int _restore_fp_context(struct sigcontext __user *sc);
1da177e4 1272
53dc8028
AN
1273extern asmlinkage int fpu_emulator_save_context(struct sigcontext __user *sc);
1274extern asmlinkage int fpu_emulator_restore_context(struct sigcontext __user *sc);
1da177e4 1275
41c594ab 1276#ifdef CONFIG_SMP
53dc8028 1277static int smp_save_fp_context(struct sigcontext __user *sc)
41c594ab 1278{
53dc8028 1279 return raw_cpu_has_fpu
41c594ab
RB
1280 ? _save_fp_context(sc)
1281 : fpu_emulator_save_context(sc);
1282}
1283
53dc8028 1284static int smp_restore_fp_context(struct sigcontext __user *sc)
41c594ab 1285{
53dc8028 1286 return raw_cpu_has_fpu
41c594ab
RB
1287 ? _restore_fp_context(sc)
1288 : fpu_emulator_restore_context(sc);
1289}
1290#endif
1291
1da177e4
LT
1292static inline void signal_init(void)
1293{
41c594ab
RB
1294#ifdef CONFIG_SMP
1295 /* For now just do the cpu_has_fpu check when the functions are invoked */
1296 save_fp_context = smp_save_fp_context;
1297 restore_fp_context = smp_restore_fp_context;
1298#else
1da177e4
LT
1299 if (cpu_has_fpu) {
1300 save_fp_context = _save_fp_context;
1301 restore_fp_context = _restore_fp_context;
1302 } else {
1303 save_fp_context = fpu_emulator_save_context;
1304 restore_fp_context = fpu_emulator_restore_context;
1305 }
41c594ab 1306#endif
1da177e4
LT
1307}
1308
1309#ifdef CONFIG_MIPS32_COMPAT
1310
1311/*
1312 * This is used by 32-bit signal stuff on the 64-bit kernel
1313 */
53dc8028
AN
1314asmlinkage int (*save_fp_context32)(struct sigcontext32 __user *sc);
1315asmlinkage int (*restore_fp_context32)(struct sigcontext32 __user *sc);
1da177e4 1316
53dc8028
AN
1317extern asmlinkage int _save_fp_context32(struct sigcontext32 __user *sc);
1318extern asmlinkage int _restore_fp_context32(struct sigcontext32 __user *sc);
1da177e4 1319
53dc8028
AN
1320extern asmlinkage int fpu_emulator_save_context32(struct sigcontext32 __user *sc);
1321extern asmlinkage int fpu_emulator_restore_context32(struct sigcontext32 __user *sc);
1da177e4
LT
1322
1323static inline void signal32_init(void)
1324{
1325 if (cpu_has_fpu) {
1326 save_fp_context32 = _save_fp_context32;
1327 restore_fp_context32 = _restore_fp_context32;
1328 } else {
1329 save_fp_context32 = fpu_emulator_save_context32;
1330 restore_fp_context32 = fpu_emulator_restore_context32;
1331 }
1332}
1333#endif
1334
1335extern void cpu_cache_init(void);
1336extern void tlb_init(void);
1d40cfcd 1337extern void flush_tlb_handlers(void);
1da177e4
LT
1338
1339void __init per_cpu_trap_init(void)
1340{
1341 unsigned int cpu = smp_processor_id();
1342 unsigned int status_set = ST0_CU0;
41c594ab
RB
1343#ifdef CONFIG_MIPS_MT_SMTC
1344 int secondaryTC = 0;
1345 int bootTC = (cpu == 0);
1346
1347 /*
1348 * Only do per_cpu_trap_init() for first TC of Each VPE.
1349 * Note that this hack assumes that the SMTC init code
1350 * assigns TCs consecutively and in ascending order.
1351 */
1352
1353 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1354 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1355 secondaryTC = 1;
1356#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1357
1358 /*
1359 * Disable coprocessors and select 32-bit or 64-bit addressing
1360 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1361 * flag that some firmware may have left set and the TS bit (for
1362 * IP27). Set XX for ISA IV code to work.
1363 */
875d43e7 1364#ifdef CONFIG_64BIT
1da177e4
LT
1365 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1366#endif
1367 if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
1368 status_set |= ST0_XX;
b38c7399 1369 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4
LT
1370 status_set);
1371
e50c0a8f
RB
1372 if (cpu_has_dsp)
1373 set_c0_status(ST0_MX);
1374
e01402b1 1375#ifdef CONFIG_CPU_MIPSR2
a3692020
RB
1376 if (cpu_has_mips_r2) {
1377 unsigned int enable = 0x0000000f;
1378
1379 if (cpu_has_userlocal)
1380 enable |= (1 << 29);
1381
1382 write_c0_hwrena(enable);
1383 }
e01402b1
RB
1384#endif
1385
41c594ab
RB
1386#ifdef CONFIG_MIPS_MT_SMTC
1387 if (!secondaryTC) {
1388#endif /* CONFIG_MIPS_MT_SMTC */
1389
e01402b1 1390 if (cpu_has_veic || cpu_has_vint) {
49a89efb 1391 write_c0_ebase(ebase);
e01402b1 1392 /* Setting vector spacing enables EI/VI mode */
49a89efb 1393 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 1394 }
d03d0a57
RB
1395 if (cpu_has_divec) {
1396 if (cpu_has_mipsmt) {
1397 unsigned int vpflags = dvpe();
1398 set_c0_cause(CAUSEF_IV);
1399 evpe(vpflags);
1400 } else
1401 set_c0_cause(CAUSEF_IV);
1402 }
3b1d4ed5
RB
1403
1404 /*
1405 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1406 *
1407 * o read IntCtl.IPTI to determine the timer interrupt
1408 * o read IntCtl.IPPCI to determine the performance counter interrupt
1409 */
1410 if (cpu_has_mips_r2) {
49a89efb
RB
1411 cp0_compare_irq = (read_c0_intctl() >> 29) & 7;
1412 cp0_perfcount_irq = (read_c0_intctl() >> 26) & 7;
c3e838a2 1413 if (cp0_perfcount_irq == cp0_compare_irq)
3b1d4ed5 1414 cp0_perfcount_irq = -1;
c3e838a2
CD
1415 } else {
1416 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
1417 cp0_perfcount_irq = -1;
3b1d4ed5
RB
1418 }
1419
41c594ab
RB
1420#ifdef CONFIG_MIPS_MT_SMTC
1421 }
1422#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1423
1424 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1425 TLBMISS_HANDLER_SETUP();
1426
1427 atomic_inc(&init_mm.mm_count);
1428 current->active_mm = &init_mm;
1429 BUG_ON(current->mm);
1430 enter_lazy_tlb(&init_mm, current);
1431
41c594ab
RB
1432#ifdef CONFIG_MIPS_MT_SMTC
1433 if (bootTC) {
1434#endif /* CONFIG_MIPS_MT_SMTC */
1435 cpu_cache_init();
1436 tlb_init();
1437#ifdef CONFIG_MIPS_MT_SMTC
6a05888d
RB
1438 } else if (!secondaryTC) {
1439 /*
1440 * First TC in non-boot VPE must do subset of tlb_init()
1441 * for MMU countrol registers.
1442 */
1443 write_c0_pagemask(PM_DEFAULT_MASK);
1444 write_c0_wired(0);
41c594ab
RB
1445 }
1446#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1447}
1448
e01402b1 1449/* Install CPU exception handler */
49a89efb 1450void __init set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1
RB
1451{
1452 memcpy((void *)(ebase + offset), addr, size);
1453 flush_icache_range(ebase + offset, ebase + offset + size);
1454}
1455
641e97f3
RB
1456static char panic_null_cerr[] __initdata =
1457 "Trying to set NULL cache error exception handler";
1458
e01402b1 1459/* Install uncached CPU exception handler */
49a89efb 1460void __init set_uncached_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1
RB
1461{
1462#ifdef CONFIG_32BIT
1463 unsigned long uncached_ebase = KSEG1ADDR(ebase);
1464#endif
1465#ifdef CONFIG_64BIT
1466 unsigned long uncached_ebase = TO_UNCAC(ebase);
1467#endif
1468
641e97f3
RB
1469 if (!addr)
1470 panic(panic_null_cerr);
1471
e01402b1
RB
1472 memcpy((void *)(uncached_ebase + offset), addr, size);
1473}
1474
5b10496b
AN
1475static int __initdata rdhwr_noopt;
1476static int __init set_rdhwr_noopt(char *str)
1477{
1478 rdhwr_noopt = 1;
1479 return 1;
1480}
1481
1482__setup("rdhwr_noopt", set_rdhwr_noopt);
1483
1da177e4
LT
1484void __init trap_init(void)
1485{
1486 extern char except_vec3_generic, except_vec3_r4000;
1da177e4
LT
1487 extern char except_vec4;
1488 unsigned long i;
1489
e01402b1 1490 if (cpu_has_veic || cpu_has_vint)
49a89efb 1491 ebase = (unsigned long) alloc_bootmem_low_pages(0x200 + VECTORSPACING*64);
e01402b1
RB
1492 else
1493 ebase = CAC_BASE;
1494
e01402b1 1495 mips_srs_init();
e01402b1 1496
1da177e4
LT
1497 per_cpu_trap_init();
1498
1499 /*
1500 * Copy the generic exception handlers to their final destination.
1501 * This will be overriden later as suitable for a particular
1502 * configuration.
1503 */
e01402b1 1504 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
1505
1506 /*
1507 * Setup default vectors
1508 */
1509 for (i = 0; i <= 31; i++)
1510 set_except_vector(i, handle_reserved);
1511
1512 /*
1513 * Copy the EJTAG debug exception vector handler code to it's final
1514 * destination.
1515 */
e01402b1 1516 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 1517 board_ejtag_handler_setup();
1da177e4
LT
1518
1519 /*
1520 * Only some CPUs have the watch exceptions.
1521 */
1522 if (cpu_has_watch)
1523 set_except_vector(23, handle_watch);
1524
1525 /*
e01402b1 1526 * Initialise interrupt handlers
1da177e4 1527 */
e01402b1
RB
1528 if (cpu_has_veic || cpu_has_vint) {
1529 int nvec = cpu_has_veic ? 64 : 8;
1530 for (i = 0; i < nvec; i++)
ff3eab2a 1531 set_vi_handler(i, NULL);
e01402b1
RB
1532 }
1533 else if (cpu_has_divec)
1534 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
1535
1536 /*
1537 * Some CPUs can enable/disable for cache parity detection, but does
1538 * it different ways.
1539 */
1540 parity_protection_init();
1541
1542 /*
1543 * The Data Bus Errors / Instruction Bus Errors are signaled
1544 * by external hardware. Therefore these two exceptions
1545 * may have board specific handlers.
1546 */
1547 if (board_be_init)
1548 board_be_init();
1549
e4ac58af 1550 set_except_vector(0, handle_int);
1da177e4
LT
1551 set_except_vector(1, handle_tlbm);
1552 set_except_vector(2, handle_tlbl);
1553 set_except_vector(3, handle_tlbs);
1554
1555 set_except_vector(4, handle_adel);
1556 set_except_vector(5, handle_ades);
1557
1558 set_except_vector(6, handle_ibe);
1559 set_except_vector(7, handle_dbe);
1560
1561 set_except_vector(8, handle_sys);
1562 set_except_vector(9, handle_bp);
5b10496b
AN
1563 set_except_vector(10, rdhwr_noopt ? handle_ri :
1564 (cpu_has_vtag_icache ?
1565 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1da177e4
LT
1566 set_except_vector(11, handle_cpu);
1567 set_except_vector(12, handle_ov);
1568 set_except_vector(13, handle_tr);
1da177e4 1569
10cc3529
RB
1570 if (current_cpu_type() == CPU_R6000 ||
1571 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
1572 /*
1573 * The R6000 is the only R-series CPU that features a machine
1574 * check exception (similar to the R4000 cache error) and
1575 * unaligned ldc1/sdc1 exception. The handlers have not been
1576 * written yet. Well, anyway there is no R6000 machine on the
1577 * current list of targets for Linux/MIPS.
1578 * (Duh, crap, there is someone with a triple R6k machine)
1579 */
1580 //set_except_vector(14, handle_mc);
1581 //set_except_vector(15, handle_ndc);
1582 }
1583
e01402b1
RB
1584
1585 if (board_nmi_handler_setup)
1586 board_nmi_handler_setup();
1587
e50c0a8f
RB
1588 if (cpu_has_fpu && !cpu_has_nofpuex)
1589 set_except_vector(15, handle_fpe);
1590
1591 set_except_vector(22, handle_mdmx);
1592
1593 if (cpu_has_mcheck)
1594 set_except_vector(24, handle_mcheck);
1595
340ee4b9
RB
1596 if (cpu_has_mipsmt)
1597 set_except_vector(25, handle_mt);
1598
acaec427 1599 set_except_vector(26, handle_dsp);
e50c0a8f
RB
1600
1601 if (cpu_has_vce)
1602 /* Special exception: R4[04]00 uses also the divec space. */
1603 memcpy((void *)(CAC_BASE + 0x180), &except_vec3_r4000, 0x100);
1604 else if (cpu_has_4kex)
1605 memcpy((void *)(CAC_BASE + 0x180), &except_vec3_generic, 0x80);
1606 else
1607 memcpy((void *)(CAC_BASE + 0x080), &except_vec3_generic, 0x80);
1608
1da177e4
LT
1609 signal_init();
1610#ifdef CONFIG_MIPS32_COMPAT
1611 signal32_init();
1612#endif
1613
e01402b1 1614 flush_icache_range(ebase, ebase + 0x400);
1d40cfcd 1615 flush_tlb_handlers();
1da177e4 1616}