]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/arm/plat-omap/dmtimer.c
omap: Fix dmtimer.c for multi-omap boot
[net-next-2.6.git] / arch / arm / plat-omap / dmtimer.c
CommitLineData
92105bb7
TL
1/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
6 * Copyright (C) 2005 Nokia Corporation
77900a2f
TT
7 * OMAP2 support by Juha Yrjola
8 * API improvements and OMAP2 clock framework support by Timo Teras
92105bb7 9 *
44169075
SS
10 * Copyright (C) 2009 Texas Instruments
11 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
12 *
92105bb7
TL
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 *
18 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
19 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
20 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
21 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 *
27 * You should have received a copy of the GNU General Public License along
28 * with this program; if not, write to the Free Software Foundation, Inc.,
29 * 675 Mass Ave, Cambridge, MA 02139, USA.
30 */
31
32#include <linux/init.h>
77900a2f
TT
33#include <linux/spinlock.h>
34#include <linux/errno.h>
35#include <linux/list.h>
36#include <linux/clk.h>
37#include <linux/delay.h>
fced80c7 38#include <linux/io.h>
6c366e32 39#include <linux/module.h>
a09e64fb 40#include <mach/hardware.h>
ce491cf8 41#include <plat/dmtimer.h>
a09e64fb 42#include <mach/irqs.h>
92105bb7 43
77900a2f 44/* register offsets */
0f0d0807
RW
45#define _OMAP_TIMER_ID_OFFSET 0x00
46#define _OMAP_TIMER_OCP_CFG_OFFSET 0x10
47#define _OMAP_TIMER_SYS_STAT_OFFSET 0x14
48#define _OMAP_TIMER_STAT_OFFSET 0x18
49#define _OMAP_TIMER_INT_EN_OFFSET 0x1c
50#define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
51#define _OMAP_TIMER_CTRL_OFFSET 0x24
52#define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
53#define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
54#define OMAP_TIMER_CTRL_PT (1 << 12)
55#define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
56#define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
57#define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
58#define OMAP_TIMER_CTRL_SCPWM (1 << 7)
59#define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
60#define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
61#define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
62#define OMAP_TIMER_CTRL_POSTED (1 << 2)
63#define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
64#define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
65#define _OMAP_TIMER_COUNTER_OFFSET 0x28
66#define _OMAP_TIMER_LOAD_OFFSET 0x2c
67#define _OMAP_TIMER_TRIGGER_OFFSET 0x30
68#define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
69#define WP_NONE 0 /* no write pending bit */
70#define WP_TCLR (1 << 0)
71#define WP_TCRR (1 << 1)
72#define WP_TLDR (1 << 2)
73#define WP_TTGR (1 << 3)
74#define WP_TMAR (1 << 4)
75#define WP_TPIR (1 << 5)
76#define WP_TNIR (1 << 6)
77#define WP_TCVR (1 << 7)
78#define WP_TOCR (1 << 8)
79#define WP_TOWR (1 << 9)
80#define _OMAP_TIMER_MATCH_OFFSET 0x38
81#define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
82#define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
83#define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
84#define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
85#define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
86#define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
87#define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
88#define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
89
90/* register offsets with the write pending bit encoded */
91#define WPSHIFT 16
92
93#define OMAP_TIMER_ID_REG (_OMAP_TIMER_ID_OFFSET \
94 | (WP_NONE << WPSHIFT))
95
96#define OMAP_TIMER_OCP_CFG_REG (_OMAP_TIMER_OCP_CFG_OFFSET \
97 | (WP_NONE << WPSHIFT))
98
99#define OMAP_TIMER_SYS_STAT_REG (_OMAP_TIMER_SYS_STAT_OFFSET \
100 | (WP_NONE << WPSHIFT))
101
102#define OMAP_TIMER_STAT_REG (_OMAP_TIMER_STAT_OFFSET \
103 | (WP_NONE << WPSHIFT))
104
105#define OMAP_TIMER_INT_EN_REG (_OMAP_TIMER_INT_EN_OFFSET \
106 | (WP_NONE << WPSHIFT))
107
108#define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
109 | (WP_NONE << WPSHIFT))
110
111#define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
112 | (WP_TCLR << WPSHIFT))
113
114#define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
115 | (WP_TCRR << WPSHIFT))
116
117#define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
118 | (WP_TLDR << WPSHIFT))
119
120#define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
121 | (WP_TTGR << WPSHIFT))
122
123#define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
124 | (WP_NONE << WPSHIFT))
125
126#define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
127 | (WP_TMAR << WPSHIFT))
128
129#define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
130 | (WP_NONE << WPSHIFT))
131
132#define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
133 | (WP_NONE << WPSHIFT))
134
135#define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
136 | (WP_NONE << WPSHIFT))
137
138#define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
139 | (WP_TPIR << WPSHIFT))
140
141#define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
142 | (WP_TNIR << WPSHIFT))
143
144#define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
145 | (WP_TCVR << WPSHIFT))
146
147#define OMAP_TIMER_TICK_INT_MASK_SET_REG \
148 (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
149
150#define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
151 (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
77900a2f
TT
152
153struct omap_dm_timer {
154 unsigned long phys_base;
155 int irq;
44169075
SS
156#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
157 defined(CONFIG_ARCH_OMAP4)
77900a2f
TT
158 struct clk *iclk, *fclk;
159#endif
160 void __iomem *io_base;
161 unsigned reserved:1;
12583a70 162 unsigned enabled:1;
0f0d0807 163 unsigned posted:1;
77900a2f
TT
164};
165
882c0518 166static int dm_timer_count;
fa4bb626 167
882c0518 168#ifdef CONFIG_ARCH_OMAP1
471b3aa7 169static struct omap_dm_timer omap1_dm_timers[] = {
77900a2f
TT
170 { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
171 { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
172 { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
173 { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
174 { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
175 { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
53037f4c
MP
176 { .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
177 { .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
77900a2f 178};
92105bb7 179
882c0518 180static const int omap1_dm_timer_count = ARRAY_SIZE(omap1_dm_timers);
92105bb7 181
882c0518 182#else
471b3aa7 183#define omap1_dm_timers NULL
882c0518
TL
184#define omap1_dm_timer_count 0
185#endif /* CONFIG_ARCH_OMAP1 */
fa4bb626 186
882c0518 187#ifdef CONFIG_ARCH_OMAP2
471b3aa7 188static struct omap_dm_timer omap2_dm_timers[] = {
77900a2f
TT
189 { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
190 { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
191 { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
192 { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
193 { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
194 { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
195 { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
196 { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
197 { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
198 { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
199 { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
200 { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
92105bb7
TL
201};
202
471b3aa7 203static const char *omap2_dm_source_names[] __initdata = {
83379c81
TT
204 "sys_ck",
205 "func_32k_ck",
471b3aa7
SMK
206 "alt_ck",
207 NULL
83379c81
TT
208};
209
aea2a5b0 210static struct clk *omap2_dm_source_clocks[3];
882c0518 211static const int omap2_dm_timer_count = ARRAY_SIZE(omap2_dm_timers);
ce2df9ca 212
882c0518 213#else
ce2df9ca 214#define omap2_dm_timers NULL
882c0518 215#define omap2_dm_timer_count 0
ce2df9ca
SMK
216#define omap2_dm_source_names NULL
217#define omap2_dm_source_clocks NULL
882c0518 218#endif /* CONFIG_ARCH_OMAP2 */
ce2df9ca 219
882c0518 220#ifdef CONFIG_ARCH_OMAP3
ce2df9ca
SMK
221static struct omap_dm_timer omap3_dm_timers[] = {
222 { .phys_base = 0x48318000, .irq = INT_24XX_GPTIMER1 },
223 { .phys_base = 0x49032000, .irq = INT_24XX_GPTIMER2 },
224 { .phys_base = 0x49034000, .irq = INT_24XX_GPTIMER3 },
225 { .phys_base = 0x49036000, .irq = INT_24XX_GPTIMER4 },
226 { .phys_base = 0x49038000, .irq = INT_24XX_GPTIMER5 },
227 { .phys_base = 0x4903A000, .irq = INT_24XX_GPTIMER6 },
228 { .phys_base = 0x4903C000, .irq = INT_24XX_GPTIMER7 },
229 { .phys_base = 0x4903E000, .irq = INT_24XX_GPTIMER8 },
230 { .phys_base = 0x49040000, .irq = INT_24XX_GPTIMER9 },
231 { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
232 { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
9198a406 233 { .phys_base = 0x48304000, .irq = INT_34XX_GPT12_IRQ },
ce2df9ca
SMK
234};
235
236static const char *omap3_dm_source_names[] __initdata = {
237 "sys_ck",
238 "omap_32k_fck",
239 NULL
240};
241
aea2a5b0 242static struct clk *omap3_dm_source_clocks[2];
882c0518 243static const int omap3_dm_timer_count = ARRAY_SIZE(omap3_dm_timers);
44169075 244
882c0518 245#else
44169075 246#define omap3_dm_timers NULL
882c0518 247#define omap3_dm_timer_count 0
44169075
SS
248#define omap3_dm_source_names NULL
249#define omap3_dm_source_clocks NULL
882c0518 250#endif /* CONFIG_ARCH_OMAP3 */
44169075 251
882c0518 252#ifdef CONFIG_ARCH_OMAP4
44169075
SS
253static struct omap_dm_timer omap4_dm_timers[] = {
254 { .phys_base = 0x4a318000, .irq = INT_44XX_GPTIMER1 },
255 { .phys_base = 0x48032000, .irq = INT_44XX_GPTIMER2 },
256 { .phys_base = 0x48034000, .irq = INT_44XX_GPTIMER3 },
257 { .phys_base = 0x48036000, .irq = INT_44XX_GPTIMER4 },
258 { .phys_base = 0x40138000, .irq = INT_44XX_GPTIMER5 },
259 { .phys_base = 0x4013a000, .irq = INT_44XX_GPTIMER6 },
260 { .phys_base = 0x4013a000, .irq = INT_44XX_GPTIMER7 },
261 { .phys_base = 0x4013e000, .irq = INT_44XX_GPTIMER8 },
262 { .phys_base = 0x4803e000, .irq = INT_44XX_GPTIMER9 },
263 { .phys_base = 0x48086000, .irq = INT_44XX_GPTIMER10 },
264 { .phys_base = 0x48088000, .irq = INT_44XX_GPTIMER11 },
265 { .phys_base = 0x4a320000, .irq = INT_44XX_GPTIMER12 },
266};
267static const char *omap4_dm_source_names[] __initdata = {
268 "sys_ck",
269 "omap_32k_fck",
270 NULL
271};
272static struct clk *omap4_dm_source_clocks[2];
882c0518 273static const int omap4_dm_timer_count = ARRAY_SIZE(omap4_dm_timers);
44169075 274
77900a2f 275#else
882c0518
TL
276#define omap4_dm_timers NULL
277#define omap4_dm_timer_count 0
278#define omap4_dm_source_names NULL
279#define omap4_dm_source_clocks NULL
280#endif /* CONFIG_ARCH_OMAP4 */
77900a2f 281
471b3aa7 282static struct omap_dm_timer *dm_timers;
aea2a5b0 283static const char **dm_source_names;
471b3aa7
SMK
284static struct clk **dm_source_clocks;
285
92105bb7
TL
286static spinlock_t dm_timer_lock;
287
0f0d0807
RW
288/*
289 * Reads timer registers in posted and non-posted mode. The posted mode bit
290 * is encoded in reg. Note that in posted mode write pending bit must be
291 * checked. Otherwise a read of a non completed write will produce an error.
292 */
293static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
77900a2f 294{
0f0d0807
RW
295 if (timer->posted)
296 while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
297 & (reg >> WPSHIFT))
298 cpu_relax();
299 return readl(timer->io_base + (reg & 0xff));
77900a2f 300}
92105bb7 301
0f0d0807
RW
302/*
303 * Writes timer registers in posted and non-posted mode. The posted mode bit
304 * is encoded in reg. Note that in posted mode the write pending bit must be
305 * checked. Otherwise a write on a register which has a pending write will be
306 * lost.
307 */
308static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
309 u32 value)
92105bb7 310{
0f0d0807
RW
311 if (timer->posted)
312 while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
313 & (reg >> WPSHIFT))
314 cpu_relax();
315 writel(value, timer->io_base + (reg & 0xff));
92105bb7
TL
316}
317
77900a2f 318static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
92105bb7 319{
77900a2f
TT
320 int c;
321
322 c = 0;
323 while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
324 c++;
325 if (c > 100000) {
326 printk(KERN_ERR "Timer failed to reset\n");
327 return;
328 }
329 }
92105bb7
TL
330}
331
77900a2f
TT
332static void omap_dm_timer_reset(struct omap_dm_timer *timer)
333{
334 u32 l;
335
39020842 336 if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
e32f7ec2
TT
337 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
338 omap_dm_timer_wait_for_reset(timer);
339 }
12583a70 340 omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
77900a2f 341
77900a2f 342 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
0f0d0807
RW
343 l |= 0x02 << 3; /* Set to smart-idle mode */
344 l |= 0x2 << 8; /* Set clock activity to perserve f-clock on idle */
345
346 /*
219c5b98 347 * Enable wake-up on OMAP2 CPUs.
0f0d0807 348 */
219c5b98 349 if (cpu_class_is_omap2())
39020842 350 l |= 1 << 2;
77900a2f 351 omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
0f0d0807
RW
352
353 /* Match hardware reset default of posted mode */
354 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
355 OMAP_TIMER_CTRL_POSTED);
356 timer->posted = 1;
77900a2f
TT
357}
358
83379c81 359static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
77900a2f 360{
12583a70 361 omap_dm_timer_enable(timer);
77900a2f
TT
362 omap_dm_timer_reset(timer);
363}
364
365struct omap_dm_timer *omap_dm_timer_request(void)
366{
367 struct omap_dm_timer *timer = NULL;
368 unsigned long flags;
369 int i;
370
371 spin_lock_irqsave(&dm_timer_lock, flags);
372 for (i = 0; i < dm_timer_count; i++) {
373 if (dm_timers[i].reserved)
374 continue;
375
376 timer = &dm_timers[i];
83379c81 377 timer->reserved = 1;
77900a2f
TT
378 break;
379 }
380 spin_unlock_irqrestore(&dm_timer_lock, flags);
381
83379c81
TT
382 if (timer != NULL)
383 omap_dm_timer_prepare(timer);
384
77900a2f
TT
385 return timer;
386}
6c366e32 387EXPORT_SYMBOL_GPL(omap_dm_timer_request);
77900a2f
TT
388
389struct omap_dm_timer *omap_dm_timer_request_specific(int id)
92105bb7
TL
390{
391 struct omap_dm_timer *timer;
77900a2f 392 unsigned long flags;
92105bb7 393
77900a2f
TT
394 spin_lock_irqsave(&dm_timer_lock, flags);
395 if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
396 spin_unlock_irqrestore(&dm_timer_lock, flags);
397 printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
8e86f427 398 __FILE__, __LINE__, __func__, id);
77900a2f
TT
399 dump_stack();
400 return NULL;
401 }
92105bb7 402
77900a2f 403 timer = &dm_timers[id-1];
83379c81 404 timer->reserved = 1;
77900a2f
TT
405 spin_unlock_irqrestore(&dm_timer_lock, flags);
406
83379c81
TT
407 omap_dm_timer_prepare(timer);
408
77900a2f 409 return timer;
92105bb7 410}
6c366e32 411EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
92105bb7 412
77900a2f
TT
413void omap_dm_timer_free(struct omap_dm_timer *timer)
414{
12583a70 415 omap_dm_timer_enable(timer);
77900a2f 416 omap_dm_timer_reset(timer);
12583a70 417 omap_dm_timer_disable(timer);
fa4bb626 418
77900a2f
TT
419 WARN_ON(!timer->reserved);
420 timer->reserved = 0;
421}
6c366e32 422EXPORT_SYMBOL_GPL(omap_dm_timer_free);
77900a2f 423
12583a70
TT
424void omap_dm_timer_enable(struct omap_dm_timer *timer)
425{
426 if (timer->enabled)
427 return;
428
882c0518
TL
429#ifdef CONFIG_ARCH_OMAP2PLUS
430 if (cpu_class_is_omap2()) {
431 clk_enable(timer->fclk);
432 clk_enable(timer->iclk);
433 }
434#endif
12583a70
TT
435
436 timer->enabled = 1;
437}
6c366e32 438EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
12583a70
TT
439
440void omap_dm_timer_disable(struct omap_dm_timer *timer)
441{
442 if (!timer->enabled)
443 return;
444
882c0518
TL
445#ifdef CONFIG_ARCH_OMAP2PLUS
446 if (cpu_class_is_omap2()) {
447 clk_disable(timer->iclk);
448 clk_disable(timer->fclk);
449 }
450#endif
12583a70
TT
451
452 timer->enabled = 0;
453}
6c366e32 454EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
12583a70 455
77900a2f
TT
456int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
457{
458 return timer->irq;
459}
6c366e32 460EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
77900a2f
TT
461
462#if defined(CONFIG_ARCH_OMAP1)
463
a569c6ec
TL
464/**
465 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
466 * @inputmask: current value of idlect mask
467 */
468__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
469{
77900a2f 470 int i;
a569c6ec
TL
471
472 /* If ARMXOR cannot be idled this function call is unnecessary */
473 if (!(inputmask & (1 << 1)))
474 return inputmask;
475
476 /* If any active timer is using ARMXOR return modified mask */
77900a2f
TT
477 for (i = 0; i < dm_timer_count; i++) {
478 u32 l;
479
35912c79 480 l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
77900a2f
TT
481 if (l & OMAP_TIMER_CTRL_ST) {
482 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
a569c6ec
TL
483 inputmask &= ~(1 << 1);
484 else
485 inputmask &= ~(1 << 2);
486 }
77900a2f 487 }
a569c6ec
TL
488
489 return inputmask;
490}
6c366e32 491EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
a569c6ec 492
44169075
SS
493#elif defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
494 defined(CONFIG_ARCH_OMAP4)
a569c6ec 495
77900a2f 496struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
92105bb7 497{
fa4bb626 498 return timer->fclk;
77900a2f 499}
6c366e32 500EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
92105bb7 501
77900a2f
TT
502__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
503{
504 BUG();
2121880e
DB
505
506 return 0;
92105bb7 507}
6c366e32 508EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
92105bb7 509
77900a2f 510#endif
92105bb7 511
77900a2f 512void omap_dm_timer_trigger(struct omap_dm_timer *timer)
92105bb7 513{
77900a2f 514 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
92105bb7 515}
6c366e32 516EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
92105bb7 517
77900a2f
TT
518void omap_dm_timer_start(struct omap_dm_timer *timer)
519{
520 u32 l;
92105bb7 521
77900a2f
TT
522 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
523 if (!(l & OMAP_TIMER_CTRL_ST)) {
524 l |= OMAP_TIMER_CTRL_ST;
525 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
526 }
527}
6c366e32 528EXPORT_SYMBOL_GPL(omap_dm_timer_start);
92105bb7 529
77900a2f 530void omap_dm_timer_stop(struct omap_dm_timer *timer)
92105bb7 531{
77900a2f 532 u32 l;
92105bb7 533
77900a2f
TT
534 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
535 if (l & OMAP_TIMER_CTRL_ST) {
536 l &= ~0x1;
537 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
5c3db36b
TK
538#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
539 defined(CONFIG_ARCH_OMAP4)
540 /* Readback to make sure write has completed */
541 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
542 /*
543 * Wait for functional clock period x 3.5 to make sure that
544 * timer is stopped
545 */
546 udelay(3500000 / clk_get_rate(timer->fclk) + 1);
547 /* Ack possibly pending interrupt */
548 omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG,
549 OMAP_TIMER_INT_OVERFLOW);
550#endif
92105bb7 551 }
92105bb7 552}
6c366e32 553EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
92105bb7 554
77900a2f 555#ifdef CONFIG_ARCH_OMAP1
92105bb7 556
f248076c 557int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
92105bb7 558{
77900a2f
TT
559 int n = (timer - dm_timers) << 1;
560 u32 l;
92105bb7 561
77900a2f
TT
562 l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
563 l |= source << n;
564 omap_writel(l, MOD_CONF_CTRL_1);
f248076c
PW
565
566 return 0;
92105bb7 567}
6c366e32 568EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
92105bb7 569
77900a2f 570#else
92105bb7 571
f248076c 572int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
92105bb7 573{
f248076c
PW
574 int ret = -EINVAL;
575
77900a2f 576 if (source < 0 || source >= 3)
f248076c 577 return -EINVAL;
77900a2f 578
77900a2f 579 clk_disable(timer->fclk);
f248076c 580 ret = clk_set_parent(timer->fclk, dm_source_clocks[source]);
77900a2f 581 clk_enable(timer->fclk);
77900a2f 582
f248076c
PW
583 /*
584 * When the functional clock disappears, too quick writes seem
585 * to cause an abort. XXX Is this still necessary?
586 */
c40fae95 587 __delay(150000);
f248076c
PW
588
589 return ret;
92105bb7 590}
6c366e32 591EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
92105bb7 592
77900a2f 593#endif
92105bb7 594
77900a2f
TT
595void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
596 unsigned int load)
92105bb7
TL
597{
598 u32 l;
77900a2f 599
92105bb7 600 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
77900a2f
TT
601 if (autoreload)
602 l |= OMAP_TIMER_CTRL_AR;
603 else
604 l &= ~OMAP_TIMER_CTRL_AR;
92105bb7 605 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
77900a2f 606 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
0f0d0807 607
77900a2f 608 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
92105bb7 609}
6c366e32 610EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
92105bb7 611
3fddd09e
RW
612/* Optimized set_load which removes costly spin wait in timer_start */
613void omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
614 unsigned int load)
615{
616 u32 l;
617
618 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
64ce2907 619 if (autoreload) {
3fddd09e 620 l |= OMAP_TIMER_CTRL_AR;
64ce2907
PW
621 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
622 } else {
3fddd09e 623 l &= ~OMAP_TIMER_CTRL_AR;
64ce2907 624 }
3fddd09e
RW
625 l |= OMAP_TIMER_CTRL_ST;
626
627 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, load);
3fddd09e
RW
628 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
629}
6c366e32 630EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
3fddd09e 631
77900a2f
TT
632void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
633 unsigned int match)
92105bb7
TL
634{
635 u32 l;
636
637 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
83379c81 638 if (enable)
77900a2f
TT
639 l |= OMAP_TIMER_CTRL_CE;
640 else
641 l &= ~OMAP_TIMER_CTRL_CE;
92105bb7 642 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
77900a2f 643 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
92105bb7 644}
6c366e32 645EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
92105bb7 646
77900a2f
TT
647void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
648 int toggle, int trigger)
92105bb7
TL
649{
650 u32 l;
651
652 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
77900a2f
TT
653 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
654 OMAP_TIMER_CTRL_PT | (0x03 << 10));
655 if (def_on)
656 l |= OMAP_TIMER_CTRL_SCPWM;
657 if (toggle)
658 l |= OMAP_TIMER_CTRL_PT;
659 l |= trigger << 10;
92105bb7
TL
660 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
661}
6c366e32 662EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
92105bb7 663
77900a2f 664void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
92105bb7
TL
665{
666 u32 l;
667
668 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
77900a2f
TT
669 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
670 if (prescaler >= 0x00 && prescaler <= 0x07) {
671 l |= OMAP_TIMER_CTRL_PRE;
672 l |= prescaler << 2;
673 }
92105bb7
TL
674 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
675}
6c366e32 676EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
92105bb7 677
77900a2f
TT
678void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
679 unsigned int value)
92105bb7 680{
77900a2f 681 omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
39020842 682 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
92105bb7 683}
6c366e32 684EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
92105bb7 685
77900a2f 686unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
92105bb7 687{
fa4bb626
TT
688 unsigned int l;
689
fa4bb626 690 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
fa4bb626
TT
691
692 return l;
92105bb7 693}
6c366e32 694EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
92105bb7 695
77900a2f 696void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
92105bb7 697{
77900a2f 698 omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
92105bb7 699}
6c366e32 700EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
92105bb7 701
77900a2f 702unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
92105bb7 703{
fa4bb626
TT
704 unsigned int l;
705
fa4bb626 706 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
fa4bb626
TT
707
708 return l;
92105bb7 709}
6c366e32 710EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
92105bb7 711
83379c81
TT
712void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
713{
fa4bb626 714 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
83379c81 715}
6c366e32 716EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
83379c81 717
77900a2f 718int omap_dm_timers_active(void)
92105bb7 719{
77900a2f 720 int i;
92105bb7 721
77900a2f
TT
722 for (i = 0; i < dm_timer_count; i++) {
723 struct omap_dm_timer *timer;
92105bb7 724
77900a2f 725 timer = &dm_timers[i];
12583a70
TT
726
727 if (!timer->enabled)
728 continue;
729
77900a2f 730 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
fa4bb626 731 OMAP_TIMER_CTRL_ST) {
77900a2f 732 return 1;
fa4bb626 733 }
77900a2f
TT
734 }
735 return 0;
736}
6c366e32 737EXPORT_SYMBOL_GPL(omap_dm_timers_active);
92105bb7 738
471b3aa7 739int __init omap_dm_timer_init(void)
92105bb7
TL
740{
741 struct omap_dm_timer *timer;
3566fc63 742 int i, map_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
77900a2f 743
ce2df9ca 744 if (!(cpu_is_omap16xx() || cpu_class_is_omap2()))
77900a2f 745 return -ENODEV;
92105bb7
TL
746
747 spin_lock_init(&dm_timer_lock);
471b3aa7 748
3566fc63 749 if (cpu_class_is_omap1()) {
471b3aa7 750 dm_timers = omap1_dm_timers;
882c0518 751 dm_timer_count = omap1_dm_timer_count;
3566fc63
TL
752 map_size = SZ_2K;
753 } else if (cpu_is_omap24xx()) {
471b3aa7 754 dm_timers = omap2_dm_timers;
882c0518 755 dm_timer_count = omap2_dm_timer_count;
aea2a5b0
SS
756 dm_source_names = omap2_dm_source_names;
757 dm_source_clocks = omap2_dm_source_clocks;
ce2df9ca
SMK
758 } else if (cpu_is_omap34xx()) {
759 dm_timers = omap3_dm_timers;
882c0518 760 dm_timer_count = omap3_dm_timer_count;
aea2a5b0
SS
761 dm_source_names = omap3_dm_source_names;
762 dm_source_clocks = omap3_dm_source_clocks;
44169075
SS
763 } else if (cpu_is_omap44xx()) {
764 dm_timers = omap4_dm_timers;
882c0518 765 dm_timer_count = omap4_dm_timer_count;
44169075
SS
766 dm_source_names = omap4_dm_source_names;
767 dm_source_clocks = omap4_dm_source_clocks;
83379c81 768 }
471b3aa7
SMK
769
770 if (cpu_class_is_omap2())
771 for (i = 0; dm_source_names[i] != NULL; i++)
772 dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
773
56a25641
SMK
774 if (cpu_is_omap243x())
775 dm_timers[0].phys_base = 0x49018000;
83379c81 776
77900a2f 777 for (i = 0; i < dm_timer_count; i++) {
77900a2f 778 timer = &dm_timers[i];
3566fc63
TL
779
780 /* Static mapping, never released */
781 timer->io_base = ioremap(timer->phys_base, map_size);
782 BUG_ON(!timer->io_base);
783
44169075
SS
784#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
785 defined(CONFIG_ARCH_OMAP4)
471b3aa7
SMK
786 if (cpu_class_is_omap2()) {
787 char clk_name[16];
788 sprintf(clk_name, "gpt%d_ick", i + 1);
789 timer->iclk = clk_get(NULL, clk_name);
790 sprintf(clk_name, "gpt%d_fck", i + 1);
791 timer->fclk = clk_get(NULL, clk_name);
792 }
77900a2f 793#endif
92105bb7 794 }
92105bb7 795
92105bb7
TL
796 return 0;
797}