]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/arm/mach-davinci/dm365.c
davinci: dm365 gpio irq support
[net-next-2.6.git] / arch / arm / mach-davinci / dm365.c
CommitLineData
fb8fcb89
SP
1/*
2 * TI DaVinci DM365 chip specific setup
3 *
4 * Copyright (C) 2009 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/clk.h>
18#include <linux/serial_8250.h>
19#include <linux/platform_device.h>
20#include <linux/dma-mapping.h>
21#include <linux/gpio.h>
22
23#include <asm/mach/map.h>
24
25#include <mach/dm365.h>
26#include <mach/clock.h>
27#include <mach/cputype.h>
28#include <mach/edma.h>
29#include <mach/psc.h>
30#include <mach/mux.h>
31#include <mach/irqs.h>
32#include <mach/time.h>
33#include <mach/serial.h>
34#include <mach/common.h>
35
36#include "clock.h"
37#include "mux.h"
38
39#define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
40
41static struct pll_data pll1_data = {
42 .num = 1,
43 .phys_base = DAVINCI_PLL1_BASE,
44 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
45};
46
47static struct pll_data pll2_data = {
48 .num = 2,
49 .phys_base = DAVINCI_PLL2_BASE,
50 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
51};
52
53static struct clk ref_clk = {
54 .name = "ref_clk",
55 .rate = DM365_REF_FREQ,
56};
57
58static struct clk pll1_clk = {
59 .name = "pll1",
60 .parent = &ref_clk,
61 .flags = CLK_PLL,
62 .pll_data = &pll1_data,
63};
64
65static struct clk pll1_aux_clk = {
66 .name = "pll1_aux_clk",
67 .parent = &pll1_clk,
68 .flags = CLK_PLL | PRE_PLL,
69};
70
71static struct clk pll1_sysclkbp = {
72 .name = "pll1_sysclkbp",
73 .parent = &pll1_clk,
74 .flags = CLK_PLL | PRE_PLL,
75 .div_reg = BPDIV
76};
77
78static struct clk clkout0_clk = {
79 .name = "clkout0",
80 .parent = &pll1_clk,
81 .flags = CLK_PLL | PRE_PLL,
82};
83
84static struct clk pll1_sysclk1 = {
85 .name = "pll1_sysclk1",
86 .parent = &pll1_clk,
87 .flags = CLK_PLL,
88 .div_reg = PLLDIV1,
89};
90
91static struct clk pll1_sysclk2 = {
92 .name = "pll1_sysclk2",
93 .parent = &pll1_clk,
94 .flags = CLK_PLL,
95 .div_reg = PLLDIV2,
96};
97
98static struct clk pll1_sysclk3 = {
99 .name = "pll1_sysclk3",
100 .parent = &pll1_clk,
101 .flags = CLK_PLL,
102 .div_reg = PLLDIV3,
103};
104
105static struct clk pll1_sysclk4 = {
106 .name = "pll1_sysclk4",
107 .parent = &pll1_clk,
108 .flags = CLK_PLL,
109 .div_reg = PLLDIV4,
110};
111
112static struct clk pll1_sysclk5 = {
113 .name = "pll1_sysclk5",
114 .parent = &pll1_clk,
115 .flags = CLK_PLL,
116 .div_reg = PLLDIV5,
117};
118
119static struct clk pll1_sysclk6 = {
120 .name = "pll1_sysclk6",
121 .parent = &pll1_clk,
122 .flags = CLK_PLL,
123 .div_reg = PLLDIV6,
124};
125
126static struct clk pll1_sysclk7 = {
127 .name = "pll1_sysclk7",
128 .parent = &pll1_clk,
129 .flags = CLK_PLL,
130 .div_reg = PLLDIV7,
131};
132
133static struct clk pll1_sysclk8 = {
134 .name = "pll1_sysclk8",
135 .parent = &pll1_clk,
136 .flags = CLK_PLL,
137 .div_reg = PLLDIV8,
138};
139
140static struct clk pll1_sysclk9 = {
141 .name = "pll1_sysclk9",
142 .parent = &pll1_clk,
143 .flags = CLK_PLL,
144 .div_reg = PLLDIV9,
145};
146
147static struct clk pll2_clk = {
148 .name = "pll2",
149 .parent = &ref_clk,
150 .flags = CLK_PLL,
151 .pll_data = &pll2_data,
152};
153
154static struct clk pll2_aux_clk = {
155 .name = "pll2_aux_clk",
156 .parent = &pll2_clk,
157 .flags = CLK_PLL | PRE_PLL,
158};
159
160static struct clk clkout1_clk = {
161 .name = "clkout1",
162 .parent = &pll2_clk,
163 .flags = CLK_PLL | PRE_PLL,
164};
165
166static struct clk pll2_sysclk1 = {
167 .name = "pll2_sysclk1",
168 .parent = &pll2_clk,
169 .flags = CLK_PLL,
170 .div_reg = PLLDIV1,
171};
172
173static struct clk pll2_sysclk2 = {
174 .name = "pll2_sysclk2",
175 .parent = &pll2_clk,
176 .flags = CLK_PLL,
177 .div_reg = PLLDIV2,
178};
179
180static struct clk pll2_sysclk3 = {
181 .name = "pll2_sysclk3",
182 .parent = &pll2_clk,
183 .flags = CLK_PLL,
184 .div_reg = PLLDIV3,
185};
186
187static struct clk pll2_sysclk4 = {
188 .name = "pll2_sysclk4",
189 .parent = &pll2_clk,
190 .flags = CLK_PLL,
191 .div_reg = PLLDIV4,
192};
193
194static struct clk pll2_sysclk5 = {
195 .name = "pll2_sysclk5",
196 .parent = &pll2_clk,
197 .flags = CLK_PLL,
198 .div_reg = PLLDIV5,
199};
200
201static struct clk pll2_sysclk6 = {
202 .name = "pll2_sysclk6",
203 .parent = &pll2_clk,
204 .flags = CLK_PLL,
205 .div_reg = PLLDIV6,
206};
207
208static struct clk pll2_sysclk7 = {
209 .name = "pll2_sysclk7",
210 .parent = &pll2_clk,
211 .flags = CLK_PLL,
212 .div_reg = PLLDIV7,
213};
214
215static struct clk pll2_sysclk8 = {
216 .name = "pll2_sysclk8",
217 .parent = &pll2_clk,
218 .flags = CLK_PLL,
219 .div_reg = PLLDIV8,
220};
221
222static struct clk pll2_sysclk9 = {
223 .name = "pll2_sysclk9",
224 .parent = &pll2_clk,
225 .flags = CLK_PLL,
226 .div_reg = PLLDIV9,
227};
228
229static struct clk vpss_dac_clk = {
230 .name = "vpss_dac",
231 .parent = &pll1_sysclk3,
232 .lpsc = DM365_LPSC_DAC_CLK,
233};
234
235static struct clk vpss_master_clk = {
236 .name = "vpss_master",
237 .parent = &pll1_sysclk5,
238 .lpsc = DM365_LPSC_VPSSMSTR,
239 .flags = CLK_PSC,
240};
241
242static struct clk arm_clk = {
243 .name = "arm_clk",
244 .parent = &pll2_sysclk2,
245 .lpsc = DAVINCI_LPSC_ARM,
246 .flags = ALWAYS_ENABLED,
247};
248
249static struct clk uart0_clk = {
250 .name = "uart0",
251 .parent = &pll1_aux_clk,
252 .lpsc = DAVINCI_LPSC_UART0,
253};
254
255static struct clk uart1_clk = {
256 .name = "uart1",
257 .parent = &pll1_sysclk4,
258 .lpsc = DAVINCI_LPSC_UART1,
259};
260
261static struct clk i2c_clk = {
262 .name = "i2c",
263 .parent = &pll1_aux_clk,
264 .lpsc = DAVINCI_LPSC_I2C,
265};
266
267static struct clk mmcsd0_clk = {
268 .name = "mmcsd0",
269 .parent = &pll1_sysclk8,
270 .lpsc = DAVINCI_LPSC_MMC_SD,
271};
272
273static struct clk mmcsd1_clk = {
274 .name = "mmcsd1",
275 .parent = &pll1_sysclk4,
276 .lpsc = DM365_LPSC_MMC_SD1,
277};
278
279static struct clk spi0_clk = {
280 .name = "spi0",
281 .parent = &pll1_sysclk4,
282 .lpsc = DAVINCI_LPSC_SPI,
283};
284
285static struct clk spi1_clk = {
286 .name = "spi1",
287 .parent = &pll1_sysclk4,
288 .lpsc = DM365_LPSC_SPI1,
289};
290
291static struct clk spi2_clk = {
292 .name = "spi2",
293 .parent = &pll1_sysclk4,
294 .lpsc = DM365_LPSC_SPI2,
295};
296
297static struct clk spi3_clk = {
298 .name = "spi3",
299 .parent = &pll1_sysclk4,
300 .lpsc = DM365_LPSC_SPI3,
301};
302
303static struct clk spi4_clk = {
304 .name = "spi4",
305 .parent = &pll1_aux_clk,
306 .lpsc = DM365_LPSC_SPI4,
307};
308
309static struct clk gpio_clk = {
310 .name = "gpio",
311 .parent = &pll1_sysclk4,
312 .lpsc = DAVINCI_LPSC_GPIO,
313};
314
315static struct clk aemif_clk = {
316 .name = "aemif",
317 .parent = &pll1_sysclk4,
318 .lpsc = DAVINCI_LPSC_AEMIF,
319};
320
321static struct clk pwm0_clk = {
322 .name = "pwm0",
323 .parent = &pll1_aux_clk,
324 .lpsc = DAVINCI_LPSC_PWM0,
325};
326
327static struct clk pwm1_clk = {
328 .name = "pwm1",
329 .parent = &pll1_aux_clk,
330 .lpsc = DAVINCI_LPSC_PWM1,
331};
332
333static struct clk pwm2_clk = {
334 .name = "pwm2",
335 .parent = &pll1_aux_clk,
336 .lpsc = DAVINCI_LPSC_PWM2,
337};
338
339static struct clk pwm3_clk = {
340 .name = "pwm3",
341 .parent = &ref_clk,
342 .lpsc = DM365_LPSC_PWM3,
343};
344
345static struct clk timer0_clk = {
346 .name = "timer0",
347 .parent = &pll1_aux_clk,
348 .lpsc = DAVINCI_LPSC_TIMER0,
349};
350
351static struct clk timer1_clk = {
352 .name = "timer1",
353 .parent = &pll1_aux_clk,
354 .lpsc = DAVINCI_LPSC_TIMER1,
355};
356
357static struct clk timer2_clk = {
358 .name = "timer2",
359 .parent = &pll1_aux_clk,
360 .lpsc = DAVINCI_LPSC_TIMER2,
361 .usecount = 1,
362};
363
364static struct clk timer3_clk = {
365 .name = "timer3",
366 .parent = &pll1_aux_clk,
367 .lpsc = DM365_LPSC_TIMER3,
368};
369
370static struct clk usb_clk = {
371 .name = "usb",
372 .parent = &pll2_sysclk1,
373 .lpsc = DAVINCI_LPSC_USB,
374};
375
376static struct clk emac_clk = {
377 .name = "emac",
378 .parent = &pll1_sysclk4,
379 .lpsc = DM365_LPSC_EMAC,
380};
381
382static struct clk voicecodec_clk = {
383 .name = "voice_codec",
384 .parent = &pll2_sysclk4,
385 .lpsc = DM365_LPSC_VOICE_CODEC,
386};
387
388static struct clk asp0_clk = {
389 .name = "asp0",
390 .parent = &pll1_sysclk4,
391 .lpsc = DM365_LPSC_McBSP1,
392};
393
394static struct clk rto_clk = {
395 .name = "rto",
396 .parent = &pll1_sysclk4,
397 .lpsc = DM365_LPSC_RTO,
398};
399
400static struct clk mjcp_clk = {
401 .name = "mjcp",
402 .parent = &pll1_sysclk3,
403 .lpsc = DM365_LPSC_MJCP,
404};
405
406static struct davinci_clk dm365_clks[] = {
407 CLK(NULL, "ref", &ref_clk),
408 CLK(NULL, "pll1", &pll1_clk),
409 CLK(NULL, "pll1_aux", &pll1_aux_clk),
410 CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
411 CLK(NULL, "clkout0", &clkout0_clk),
412 CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
413 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
414 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
415 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
416 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
417 CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
418 CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
419 CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
420 CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
421 CLK(NULL, "pll2", &pll2_clk),
422 CLK(NULL, "pll2_aux", &pll2_aux_clk),
423 CLK(NULL, "clkout1", &clkout1_clk),
424 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
425 CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
426 CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
427 CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
428 CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
429 CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
430 CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
431 CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
432 CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
433 CLK(NULL, "vpss_dac", &vpss_dac_clk),
434 CLK(NULL, "vpss_master", &vpss_master_clk),
435 CLK(NULL, "arm", &arm_clk),
436 CLK(NULL, "uart0", &uart0_clk),
437 CLK(NULL, "uart1", &uart1_clk),
438 CLK("i2c_davinci.1", NULL, &i2c_clk),
439 CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
440 CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
441 CLK("spi_davinci.0", NULL, &spi0_clk),
442 CLK("spi_davinci.1", NULL, &spi1_clk),
443 CLK("spi_davinci.2", NULL, &spi2_clk),
444 CLK("spi_davinci.3", NULL, &spi3_clk),
445 CLK("spi_davinci.4", NULL, &spi4_clk),
446 CLK(NULL, "gpio", &gpio_clk),
447 CLK(NULL, "aemif", &aemif_clk),
448 CLK(NULL, "pwm0", &pwm0_clk),
449 CLK(NULL, "pwm1", &pwm1_clk),
450 CLK(NULL, "pwm2", &pwm2_clk),
451 CLK(NULL, "pwm3", &pwm3_clk),
452 CLK(NULL, "timer0", &timer0_clk),
453 CLK(NULL, "timer1", &timer1_clk),
454 CLK("watchdog", NULL, &timer2_clk),
455 CLK(NULL, "timer3", &timer3_clk),
456 CLK(NULL, "usb", &usb_clk),
457 CLK("davinci_emac.1", NULL, &emac_clk),
458 CLK("voice_codec", NULL, &voicecodec_clk),
459 CLK("soc-audio.0", NULL, &asp0_clk),
460 CLK(NULL, "rto", &rto_clk),
461 CLK(NULL, "mjcp", &mjcp_clk),
462 CLK(NULL, NULL, NULL),
463};
464
465/*----------------------------------------------------------------------*/
466
467#define PINMUX0 0x00
468#define PINMUX1 0x04
469#define PINMUX2 0x08
470#define PINMUX3 0x0c
471#define PINMUX4 0x10
472#define INTMUX 0x18
473#define EVTMUX 0x1c
474
475
476static const struct mux_config dm365_pins[] = {
477#ifdef CONFIG_DAVINCI_MUX
478MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
479
480MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
481MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
482MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
483MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
484MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
485MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
486
487MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
488MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
489
490MUX_CFG(DM365, AEMIF_AR, 2, 0, 3, 1, false)
491MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
492MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
493MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
494MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
495
496MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
497MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
498MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
499MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
500MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
501MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
502
503MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
504MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
505MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
506MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
507MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
508
509MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
510MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
511MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
512MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
513MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
514MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
515
516MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
517MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
518MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
519MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
520MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
521MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
522MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
523MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
524MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
525MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
526MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
527MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
528MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
529MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
530MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
531MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
532MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
9f513153
SP
533
534MUX_CFG(DM365, KEYPAD, 2, 0, 0x3f, 0x3f, false)
535
af5dbaef
SP
536MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
537MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
538MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
539MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
540MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
541MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
542MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
543MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
544MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
545MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
546MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
547MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
548
549MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
550MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
551MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
552MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
553MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
554
555MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
556MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
557MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
558MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
559MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
560
561MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
562MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
563MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
564MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
565MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
566
567MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
568MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
569MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
570MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
571MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
572
573MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
574MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
575MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
576
577MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
578MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
579MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
580MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
581MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
582MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
583MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
584MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
585MUX_CFG(DM365, VIN_YIN_EN, 0, 0, 0xfff, 0, false)
586
9f513153
SP
587INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
588INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
589INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
590INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
591INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
592INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
593INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
594INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
595INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
596INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
fb8fcb89
SP
597#endif
598};
599
8ed0a9d4
SP
600static struct emac_platform_data dm365_emac_pdata = {
601 .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
602 .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
603 .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
604 .mdio_reg_offset = DM365_EMAC_MDIO_OFFSET,
605 .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
606 .version = EMAC_VERSION_2,
607};
608
609static struct resource dm365_emac_resources[] = {
610 {
611 .start = DM365_EMAC_BASE,
612 .end = DM365_EMAC_BASE + 0x47ff,
613 .flags = IORESOURCE_MEM,
614 },
615 {
616 .start = IRQ_DM365_EMAC_RXTHRESH,
617 .end = IRQ_DM365_EMAC_RXTHRESH,
618 .flags = IORESOURCE_IRQ,
619 },
620 {
621 .start = IRQ_DM365_EMAC_RXPULSE,
622 .end = IRQ_DM365_EMAC_RXPULSE,
623 .flags = IORESOURCE_IRQ,
624 },
625 {
626 .start = IRQ_DM365_EMAC_TXPULSE,
627 .end = IRQ_DM365_EMAC_TXPULSE,
628 .flags = IORESOURCE_IRQ,
629 },
630 {
631 .start = IRQ_DM365_EMAC_MISCPULSE,
632 .end = IRQ_DM365_EMAC_MISCPULSE,
633 .flags = IORESOURCE_IRQ,
634 },
635};
636
637static struct platform_device dm365_emac_device = {
638 .name = "davinci_emac",
639 .id = 1,
640 .dev = {
641 .platform_data = &dm365_emac_pdata,
642 },
643 .num_resources = ARRAY_SIZE(dm365_emac_resources),
644 .resource = dm365_emac_resources,
645};
fb8fcb89
SP
646
647static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
648 [IRQ_VDINT0] = 2,
649 [IRQ_VDINT1] = 6,
650 [IRQ_VDINT2] = 6,
651 [IRQ_HISTINT] = 6,
652 [IRQ_H3AINT] = 6,
653 [IRQ_PRVUINT] = 6,
654 [IRQ_RSZINT] = 6,
655 [IRQ_DM365_INSFINT] = 7,
656 [IRQ_VENCINT] = 6,
657 [IRQ_ASQINT] = 6,
658 [IRQ_IMXINT] = 6,
659 [IRQ_DM365_IMCOPINT] = 4,
660 [IRQ_USBINT] = 4,
661 [IRQ_DM365_RTOINT] = 7,
662 [IRQ_DM365_TINT5] = 7,
663 [IRQ_DM365_TINT6] = 5,
664 [IRQ_CCINT0] = 5,
665 [IRQ_CCERRINT] = 5,
666 [IRQ_TCERRINT0] = 5,
667 [IRQ_TCERRINT] = 7,
668 [IRQ_PSCIN] = 4,
669 [IRQ_DM365_SPINT2_1] = 7,
670 [IRQ_DM365_TINT7] = 7,
671 [IRQ_DM365_SDIOINT0] = 7,
672 [IRQ_MBXINT] = 7,
673 [IRQ_MBRINT] = 7,
674 [IRQ_MMCINT] = 7,
675 [IRQ_DM365_MMCINT1] = 7,
676 [IRQ_DM365_PWMINT3] = 7,
677 [IRQ_DDRINT] = 4,
678 [IRQ_AEMIFINT] = 2,
679 [IRQ_DM365_SDIOINT1] = 2,
680 [IRQ_TINT0_TINT12] = 7,
681 [IRQ_TINT0_TINT34] = 7,
682 [IRQ_TINT1_TINT12] = 7,
683 [IRQ_TINT1_TINT34] = 7,
684 [IRQ_PWMINT0] = 7,
685 [IRQ_PWMINT1] = 3,
686 [IRQ_PWMINT2] = 3,
687 [IRQ_I2C] = 3,
688 [IRQ_UARTINT0] = 3,
689 [IRQ_UARTINT1] = 3,
690 [IRQ_DM365_SPIINT0_0] = 3,
691 [IRQ_DM365_SPIINT3_0] = 3,
692 [IRQ_DM365_GPIO0] = 3,
693 [IRQ_DM365_GPIO1] = 7,
694 [IRQ_DM365_GPIO2] = 4,
695 [IRQ_DM365_GPIO3] = 4,
696 [IRQ_DM365_GPIO4] = 7,
697 [IRQ_DM365_GPIO5] = 7,
698 [IRQ_DM365_GPIO6] = 7,
699 [IRQ_DM365_GPIO7] = 7,
700 [IRQ_DM365_EMAC_RXTHRESH] = 7,
701 [IRQ_DM365_EMAC_RXPULSE] = 7,
702 [IRQ_DM365_EMAC_TXPULSE] = 7,
703 [IRQ_DM365_EMAC_MISCPULSE] = 7,
704 [IRQ_DM365_GPIO12] = 7,
705 [IRQ_DM365_GPIO13] = 7,
706 [IRQ_DM365_GPIO14] = 7,
707 [IRQ_DM365_GPIO15] = 7,
708 [IRQ_DM365_KEYINT] = 7,
709 [IRQ_DM365_TCERRINT2] = 7,
710 [IRQ_DM365_TCERRINT3] = 7,
711 [IRQ_DM365_EMUINT] = 7,
712};
713
15061b5d
SP
714/* Four Transfer Controllers on DM365 */
715static const s8
716dm365_queue_tc_mapping[][2] = {
717 /* {event queue no, TC no} */
718 {0, 0},
719 {1, 1},
720 {2, 2},
721 {3, 3},
722 {-1, -1},
723};
724
725static const s8
726dm365_queue_priority_mapping[][2] = {
727 /* {event queue no, Priority} */
728 {0, 7},
729 {1, 7},
730 {2, 7},
731 {3, 0},
732 {-1, -1},
733};
734
735static struct edma_soc_info dm365_edma_info[] = {
736 {
737 .n_channel = 64,
738 .n_region = 4,
739 .n_slot = 256,
740 .n_tc = 4,
741 .n_cc = 1,
742 .queue_tc_mapping = dm365_queue_tc_mapping,
743 .queue_priority_mapping = dm365_queue_priority_mapping,
744 },
745};
746
747static struct resource edma_resources[] = {
748 {
749 .name = "edma_cc0",
750 .start = 0x01c00000,
751 .end = 0x01c00000 + SZ_64K - 1,
752 .flags = IORESOURCE_MEM,
753 },
754 {
755 .name = "edma_tc0",
756 .start = 0x01c10000,
757 .end = 0x01c10000 + SZ_1K - 1,
758 .flags = IORESOURCE_MEM,
759 },
760 {
761 .name = "edma_tc1",
762 .start = 0x01c10400,
763 .end = 0x01c10400 + SZ_1K - 1,
764 .flags = IORESOURCE_MEM,
765 },
766 {
767 .name = "edma_tc2",
768 .start = 0x01c10800,
769 .end = 0x01c10800 + SZ_1K - 1,
770 .flags = IORESOURCE_MEM,
771 },
772 {
773 .name = "edma_tc3",
774 .start = 0x01c10c00,
775 .end = 0x01c10c00 + SZ_1K - 1,
776 .flags = IORESOURCE_MEM,
777 },
778 {
779 .name = "edma0",
780 .start = IRQ_CCINT0,
781 .flags = IORESOURCE_IRQ,
782 },
783 {
784 .name = "edma0_err",
785 .start = IRQ_CCERRINT,
786 .flags = IORESOURCE_IRQ,
787 },
788 /* not using TC*_ERR */
789};
790
791static struct platform_device dm365_edma_device = {
792 .name = "edma",
793 .id = 0,
794 .dev.platform_data = dm365_edma_info,
795 .num_resources = ARRAY_SIZE(edma_resources),
796 .resource = edma_resources,
797};
798
fb8fcb89
SP
799static struct map_desc dm365_io_desc[] = {
800 {
801 .virtual = IO_VIRT,
802 .pfn = __phys_to_pfn(IO_PHYS),
803 .length = IO_SIZE,
804 .type = MT_DEVICE
805 },
806 {
807 .virtual = SRAM_VIRT,
808 .pfn = __phys_to_pfn(0x00010000),
809 .length = SZ_32K,
810 /* MT_MEMORY_NONCACHED requires supersection alignment */
811 .type = MT_DEVICE,
812 },
813};
814
815/* Contents of JTAG ID register used to identify exact cpu type */
816static struct davinci_id dm365_ids[] = {
817 {
818 .variant = 0x0,
819 .part_no = 0xb83e,
820 .manufacturer = 0x017,
821 .cpu_id = DAVINCI_CPU_ID_DM365,
822 .name = "dm365",
823 },
824};
825
826static void __iomem *dm365_psc_bases[] = {
827 IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
828};
829
830struct davinci_timer_info dm365_timer_info = {
831 .timers = davinci_timer_instance,
832 .clockevent_id = T0_BOT,
833 .clocksource_id = T0_TOP,
834};
835
836static struct plat_serial8250_port dm365_serial_platform_data[] = {
837 {
838 .mapbase = DAVINCI_UART0_BASE,
839 .irq = IRQ_UARTINT0,
840 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
841 UPF_IOREMAP,
842 .iotype = UPIO_MEM,
843 .regshift = 2,
844 },
845 {
846 .mapbase = DAVINCI_UART1_BASE,
847 .irq = IRQ_UARTINT1,
848 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
849 UPF_IOREMAP,
850 .iotype = UPIO_MEM,
851 .regshift = 2,
852 },
853 {
854 .flags = 0
855 },
856};
857
858static struct platform_device dm365_serial_device = {
859 .name = "serial8250",
860 .id = PLAT8250_DEV_PLATFORM,
861 .dev = {
862 .platform_data = dm365_serial_platform_data,
863 },
864};
865
866static struct davinci_soc_info davinci_soc_info_dm365 = {
867 .io_desc = dm365_io_desc,
868 .io_desc_num = ARRAY_SIZE(dm365_io_desc),
869 .jtag_id_base = IO_ADDRESS(0x01c40028),
870 .ids = dm365_ids,
871 .ids_num = ARRAY_SIZE(dm365_ids),
872 .cpu_clks = dm365_clks,
873 .psc_bases = dm365_psc_bases,
874 .psc_bases_num = ARRAY_SIZE(dm365_psc_bases),
875 .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
876 .pinmux_pins = dm365_pins,
877 .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
878 .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
879 .intc_type = DAVINCI_INTC_TYPE_AINTC,
880 .intc_irq_prios = dm365_default_priorities,
881 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
882 .timer_info = &dm365_timer_info,
883 .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
884 .gpio_num = 104,
7a36071e
DB
885 .gpio_irq = IRQ_DM365_GPIO0,
886 .gpio_unbanked = 8, /* really 16 ... skip muxed GPIOs */
fb8fcb89 887 .serial_dev = &dm365_serial_device,
8ed0a9d4 888 .emac_pdata = &dm365_emac_pdata,
fb8fcb89
SP
889 .sram_dma = 0x00010000,
890 .sram_len = SZ_32K,
891};
892
893void __init dm365_init(void)
894{
895 davinci_common_init(&davinci_soc_info_dm365);
896}
8ed0a9d4
SP
897
898static int __init dm365_init_devices(void)
899{
900 if (!cpu_is_davinci_dm365())
901 return 0;
902
15061b5d
SP
903 davinci_cfg_reg(DM365_INT_EDMA_CC);
904 platform_device_register(&dm365_edma_device);
8ed0a9d4
SP
905 platform_device_register(&dm365_emac_device);
906
907 return 0;
908}
909postcore_initcall(dm365_init_devices);